Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T21
11CoveredT4,T6,T21

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 518222984 3742 0 0
g_div2.Div2Whole_A 518222984 4206 0 0
g_div4.Div4Stepped_A 258648403 3678 0 0
g_div4.Div4Whole_A 258648403 4072 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518222984 3742 0 0
T1 216225 0 0 0
T2 823049 120 0 0
T3 433033 10 0 0
T4 17486 7 0 0
T5 2008 0 0 0
T6 2236 3 0 0
T8 0 11 0 0
T15 3189 4 0 0
T16 2895 2 0 0
T17 12466 0 0 0
T19 0 4 0 0
T21 6984 1 0 0
T101 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518222984 4206 0 0
T1 216225 0 0 0
T2 823049 139 0 0
T3 433033 10 0 0
T4 17486 7 0 0
T5 2008 0 0 0
T6 2236 7 0 0
T8 0 12 0 0
T15 3189 4 0 0
T16 2895 3 0 0
T17 12466 0 0 0
T19 0 5 0 0
T21 6984 1 0 0
T101 0 5 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258648403 3678 0 0
T1 108080 0 0 0
T2 411151 119 0 0
T3 220048 10 0 0
T4 9534 7 0 0
T5 992 0 0 0
T6 1121 3 0 0
T8 0 10 0 0
T15 1624 4 0 0
T16 1469 2 0 0
T17 6207 0 0 0
T19 0 4 0 0
T21 3482 1 0 0
T101 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258648403 4072 0 0
T1 108080 0 0 0
T2 411151 139 0 0
T3 220048 10 0 0
T4 9534 7 0 0
T5 992 0 0 0
T6 1121 6 0 0
T8 0 12 0 0
T15 1624 4 0 0
T16 1469 3 0 0
T17 6207 0 0 0
T19 0 5 0 0
T21 3482 1 0 0
T101 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T21
11CoveredT4,T6,T21

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 518222984 3742 0 0
g_div2.Div2Whole_A 518222984 4206 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518222984 3742 0 0
T1 216225 0 0 0
T2 823049 120 0 0
T3 433033 10 0 0
T4 17486 7 0 0
T5 2008 0 0 0
T6 2236 3 0 0
T8 0 11 0 0
T15 3189 4 0 0
T16 2895 2 0 0
T17 12466 0 0 0
T19 0 4 0 0
T21 6984 1 0 0
T101 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518222984 4206 0 0
T1 216225 0 0 0
T2 823049 139 0 0
T3 433033 10 0 0
T4 17486 7 0 0
T5 2008 0 0 0
T6 2236 7 0 0
T8 0 12 0 0
T15 3189 4 0 0
T16 2895 3 0 0
T17 12466 0 0 0
T19 0 5 0 0
T21 6984 1 0 0
T101 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T21
11CoveredT4,T6,T21

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 258648403 3678 0 0
g_div4.Div4Whole_A 258648403 4072 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258648403 3678 0 0
T1 108080 0 0 0
T2 411151 119 0 0
T3 220048 10 0 0
T4 9534 7 0 0
T5 992 0 0 0
T6 1121 3 0 0
T8 0 10 0 0
T15 1624 4 0 0
T16 1469 2 0 0
T17 6207 0 0 0
T19 0 4 0 0
T21 3482 1 0 0
T101 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258648403 4072 0 0
T1 108080 0 0 0
T2 411151 139 0 0
T3 220048 10 0 0
T4 9534 7 0 0
T5 992 0 0 0
T6 1121 6 0 0
T8 0 12 0 0
T15 1624 4 0 0
T16 1469 3 0 0
T17 6207 0 0 0
T19 0 5 0 0
T21 3482 1 0 0
T101 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%