Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 153849180 18733599 0 58


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 153849180 18733599 0 58
T1 131650 37562 0 0
T2 963097 82867 0 0
T3 55494 12978 0 1
T4 49025 0 0 0
T11 111698 22642 0 1
T12 34577 12732 0 1
T13 0 36586 0 1
T14 0 80153 0 1
T15 0 181859 0 0
T16 0 11478 0 1
T18 2933 0 0 0
T19 8075 667 0 1
T20 1869 0 0 0
T21 1666 0 0 0
T22 0 0 0 1
T109 0 0 0 1
T110 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%