Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 165520136 18457048 0 50


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 18457048 0 50
T1 14455 3787 0 1
T2 330241 131351 0 0
T3 130707 18724 0 0
T4 13790 931 0 1
T9 468297 281751 0 0
T10 0 142647 0 0
T11 0 9278 0 1
T12 0 358840 0 0
T13 0 203791 0 0
T16 1870 0 0 0
T17 987 0 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T25 0 905 0 1
T26 0 0 0 1
T107 0 0 0 1
T108 0 0 0 1
T109 0 0 0 1
T110 0 0 0 1
T111 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%