Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_pwrmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_pwrmgr_sva_if_0.1/clkmgr_pwrmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_pwrmgr_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_pwrmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_pwrmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
IoStatusFall_A 165520136 152 0 0
IoStatusRise_A 165520136 152 0 0
MainStatusFall_A 165520136 126 0 0
MainStatusRise_A 165520136 126 0 0
UsbStatusFall_A 165520136 141 0 0
UsbStatusRise_A 165520136 141 0 0


IoStatusFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 152 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 4 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T45 0 1 0 0
T46 0 5 0 0
T47 0 5 0 0
T58 0 5 0 0
T132 0 2 0 0
T133 0 5 0 0
T134 0 4 0 0
T135 0 1 0 0
T136 0 1 0 0

IoStatusRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 152 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 4 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T45 0 1 0 0
T46 0 5 0 0
T47 0 5 0 0
T58 0 5 0 0
T132 0 2 0 0
T133 0 5 0 0
T134 0 4 0 0
T135 0 1 0 0
T136 0 1 0 0

MainStatusFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 126 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 4 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T46 0 3 0 0
T47 0 5 0 0
T58 0 4 0 0
T132 0 1 0 0
T133 0 6 0 0
T134 0 2 0 0
T135 0 1 0 0
T136 0 1 0 0
T137 0 1 0 0

MainStatusRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 126 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 4 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T46 0 3 0 0
T47 0 5 0 0
T58 0 4 0 0
T132 0 1 0 0
T133 0 6 0 0
T134 0 2 0 0
T135 0 1 0 0
T136 0 1 0 0
T137 0 1 0 0

UsbStatusFall_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 141 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 3 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T46 0 5 0 0
T47 0 4 0 0
T58 0 4 0 0
T132 0 2 0 0
T133 0 6 0 0
T134 0 3 0 0
T136 0 1 0 0
T137 0 1 0 0
T138 0 5 0 0

UsbStatusRise_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 165520136 141 0 0
T2 330241 0 0 0
T3 130707 0 0 0
T4 13790 0 0 0
T9 468297 0 0 0
T17 987 3 0 0
T18 2264 0 0 0
T19 42984 0 0 0
T20 1096 0 0 0
T28 1892 0 0 0
T29 1009 0 0 0
T46 0 5 0 0
T47 0 4 0 0
T58 0 4 0 0
T132 0 2 0 0
T133 0 6 0 0
T134 0 3 0 0
T136 0 1 0 0
T137 0 1 0 0
T138 0 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%