Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22484 |
22484 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
23752192 |
23253234 |
0 |
0 |
T2 |
2653946 |
2651278 |
0 |
0 |
T4 |
3045481 |
492564 |
0 |
0 |
T5 |
58507 |
54319 |
0 |
0 |
T6 |
96873 |
94804 |
0 |
0 |
T7 |
83598 |
82084 |
0 |
0 |
T22 |
62041 |
60667 |
0 |
0 |
T23 |
58011 |
54572 |
0 |
0 |
T24 |
273725 |
272198 |
0 |
0 |
T25 |
98493 |
96103 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1019467548 |
1005490596 |
0 |
14454 |
T1 |
5501532 |
5378520 |
0 |
18 |
T2 |
270414 |
270102 |
0 |
18 |
T4 |
687906 |
69336 |
0 |
18 |
T5 |
13422 |
12390 |
0 |
18 |
T6 |
9270 |
9018 |
0 |
18 |
T7 |
8010 |
7830 |
0 |
18 |
T22 |
5946 |
5784 |
0 |
18 |
T23 |
5574 |
5178 |
0 |
18 |
T24 |
13122 |
13014 |
0 |
18 |
T25 |
9162 |
8880 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16863 |
T1 |
6304950 |
6162257 |
0 |
21 |
T2 |
918066 |
917039 |
0 |
21 |
T4 |
834250 |
84084 |
0 |
21 |
T5 |
15570 |
14373 |
0 |
21 |
T6 |
33753 |
32885 |
0 |
21 |
T7 |
29181 |
28551 |
0 |
21 |
T22 |
21663 |
21112 |
0 |
21 |
T23 |
20309 |
18897 |
0 |
21 |
T24 |
102974 |
102229 |
0 |
21 |
T25 |
34629 |
33612 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
206403 |
0 |
0 |
T1 |
6304950 |
1573 |
0 |
0 |
T2 |
918066 |
4 |
0 |
0 |
T3 |
0 |
1442 |
0 |
0 |
T4 |
834250 |
80 |
0 |
0 |
T5 |
15570 |
110 |
0 |
0 |
T6 |
33753 |
161 |
0 |
0 |
T7 |
29181 |
98 |
0 |
0 |
T11 |
0 |
222 |
0 |
0 |
T22 |
21663 |
56 |
0 |
0 |
T23 |
20309 |
24 |
0 |
0 |
T24 |
102974 |
169 |
0 |
0 |
T25 |
34629 |
12 |
0 |
0 |
T101 |
0 |
149 |
0 |
0 |
T104 |
0 |
12 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
11945710 |
11712223 |
0 |
0 |
T2 |
1465466 |
1464098 |
0 |
0 |
T4 |
1523325 |
338364 |
0 |
0 |
T5 |
29515 |
27517 |
0 |
0 |
T6 |
53850 |
52862 |
0 |
0 |
T7 |
46407 |
45664 |
0 |
0 |
T22 |
34432 |
33732 |
0 |
0 |
T23 |
32128 |
30458 |
0 |
0 |
T24 |
157629 |
156916 |
0 |
0 |
T25 |
54702 |
53572 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524567216 |
520491788 |
0 |
0 |
T1 |
851418 |
831755 |
0 |
0 |
T2 |
160240 |
160064 |
0 |
0 |
T4 |
117084 |
11856 |
0 |
0 |
T5 |
2148 |
1986 |
0 |
0 |
T6 |
5935 |
5786 |
0 |
0 |
T7 |
5131 |
5024 |
0 |
0 |
T22 |
3809 |
3715 |
0 |
0 |
T23 |
3571 |
3326 |
0 |
0 |
T24 |
19084 |
18950 |
0 |
0 |
T25 |
6111 |
5935 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524567216 |
520484549 |
0 |
2409 |
T1 |
851418 |
831737 |
0 |
3 |
T2 |
160240 |
160061 |
0 |
3 |
T4 |
117084 |
11796 |
0 |
3 |
T5 |
2148 |
1983 |
0 |
3 |
T6 |
5935 |
5783 |
0 |
3 |
T7 |
5131 |
5021 |
0 |
3 |
T22 |
3809 |
3712 |
0 |
3 |
T23 |
3571 |
3323 |
0 |
3 |
T24 |
19084 |
18947 |
0 |
3 |
T25 |
6111 |
5932 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524567216 |
29779 |
0 |
0 |
T1 |
851418 |
247 |
0 |
0 |
T2 |
160240 |
0 |
0 |
0 |
T3 |
0 |
609 |
0 |
0 |
T4 |
117084 |
0 |
0 |
0 |
T5 |
2148 |
24 |
0 |
0 |
T6 |
5935 |
43 |
0 |
0 |
T7 |
5131 |
31 |
0 |
0 |
T11 |
0 |
96 |
0 |
0 |
T22 |
3809 |
20 |
0 |
0 |
T23 |
3571 |
0 |
0 |
0 |
T24 |
19084 |
48 |
0 |
0 |
T25 |
6111 |
0 |
0 |
0 |
T101 |
0 |
73 |
0 |
0 |
T104 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
18408 |
0 |
0 |
T1 |
916922 |
159 |
0 |
0 |
T2 |
45069 |
0 |
0 |
0 |
T3 |
0 |
388 |
0 |
0 |
T4 |
114651 |
0 |
0 |
0 |
T5 |
2237 |
23 |
0 |
0 |
T6 |
1545 |
4 |
0 |
0 |
T7 |
1335 |
20 |
0 |
0 |
T11 |
0 |
67 |
0 |
0 |
T22 |
991 |
6 |
0 |
0 |
T23 |
929 |
0 |
0 |
0 |
T24 |
2187 |
23 |
0 |
0 |
T25 |
1527 |
0 |
0 |
0 |
T101 |
0 |
33 |
0 |
0 |
T104 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
20847 |
0 |
0 |
T1 |
916922 |
175 |
0 |
0 |
T2 |
45069 |
0 |
0 |
0 |
T3 |
0 |
445 |
0 |
0 |
T4 |
114651 |
0 |
0 |
0 |
T5 |
2237 |
25 |
0 |
0 |
T6 |
1545 |
38 |
0 |
0 |
T7 |
1335 |
11 |
0 |
0 |
T11 |
0 |
59 |
0 |
0 |
T22 |
991 |
8 |
0 |
0 |
T23 |
929 |
0 |
0 |
0 |
T24 |
2187 |
25 |
0 |
0 |
T25 |
1527 |
0 |
0 |
0 |
T101 |
0 |
43 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
555897891 |
0 |
0 |
T1 |
904922 |
893181 |
0 |
0 |
T2 |
166922 |
166782 |
0 |
0 |
T4 |
121966 |
69383 |
0 |
0 |
T5 |
2237 |
2111 |
0 |
0 |
T6 |
6182 |
6127 |
0 |
0 |
T7 |
5345 |
5290 |
0 |
0 |
T22 |
3968 |
3899 |
0 |
0 |
T23 |
3720 |
3608 |
0 |
0 |
T24 |
19879 |
19853 |
0 |
0 |
T25 |
6366 |
6311 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
555897891 |
0 |
0 |
T1 |
904922 |
893181 |
0 |
0 |
T2 |
166922 |
166782 |
0 |
0 |
T4 |
121966 |
69383 |
0 |
0 |
T5 |
2237 |
2111 |
0 |
0 |
T6 |
6182 |
6127 |
0 |
0 |
T7 |
5345 |
5290 |
0 |
0 |
T22 |
3968 |
3899 |
0 |
0 |
T23 |
3720 |
3608 |
0 |
0 |
T24 |
19879 |
19853 |
0 |
0 |
T25 |
6366 |
6311 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524567216 |
522558005 |
0 |
0 |
T1 |
851418 |
840147 |
0 |
0 |
T2 |
160240 |
160105 |
0 |
0 |
T4 |
117084 |
66604 |
0 |
0 |
T5 |
2148 |
2027 |
0 |
0 |
T6 |
5935 |
5882 |
0 |
0 |
T7 |
5131 |
5079 |
0 |
0 |
T22 |
3809 |
3743 |
0 |
0 |
T23 |
3571 |
3464 |
0 |
0 |
T24 |
19084 |
19059 |
0 |
0 |
T25 |
6111 |
6058 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524567216 |
522558005 |
0 |
0 |
T1 |
851418 |
840147 |
0 |
0 |
T2 |
160240 |
160105 |
0 |
0 |
T4 |
117084 |
66604 |
0 |
0 |
T5 |
2148 |
2027 |
0 |
0 |
T6 |
5935 |
5882 |
0 |
0 |
T7 |
5131 |
5079 |
0 |
0 |
T22 |
3809 |
3743 |
0 |
0 |
T23 |
3571 |
3464 |
0 |
0 |
T24 |
19084 |
19059 |
0 |
0 |
T25 |
6111 |
6058 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264109765 |
264109765 |
0 |
0 |
T1 |
420603 |
420603 |
0 |
0 |
T2 |
80053 |
80053 |
0 |
0 |
T4 |
33307 |
33307 |
0 |
0 |
T5 |
1125 |
1125 |
0 |
0 |
T6 |
3179 |
3179 |
0 |
0 |
T7 |
2651 |
2651 |
0 |
0 |
T22 |
1956 |
1956 |
0 |
0 |
T23 |
1732 |
1732 |
0 |
0 |
T24 |
10992 |
10992 |
0 |
0 |
T25 |
3029 |
3029 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264109765 |
264109765 |
0 |
0 |
T1 |
420603 |
420603 |
0 |
0 |
T2 |
80053 |
80053 |
0 |
0 |
T4 |
33307 |
33307 |
0 |
0 |
T5 |
1125 |
1125 |
0 |
0 |
T6 |
3179 |
3179 |
0 |
0 |
T7 |
2651 |
2651 |
0 |
0 |
T22 |
1956 |
1956 |
0 |
0 |
T23 |
1732 |
1732 |
0 |
0 |
T24 |
10992 |
10992 |
0 |
0 |
T25 |
3029 |
3029 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132054202 |
132054202 |
0 |
0 |
T1 |
210297 |
210297 |
0 |
0 |
T2 |
40026 |
40026 |
0 |
0 |
T4 |
16654 |
16654 |
0 |
0 |
T5 |
561 |
561 |
0 |
0 |
T6 |
1589 |
1589 |
0 |
0 |
T7 |
1325 |
1325 |
0 |
0 |
T22 |
977 |
977 |
0 |
0 |
T23 |
866 |
866 |
0 |
0 |
T24 |
5494 |
5494 |
0 |
0 |
T25 |
1515 |
1515 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132054202 |
132054202 |
0 |
0 |
T1 |
210297 |
210297 |
0 |
0 |
T2 |
40026 |
40026 |
0 |
0 |
T4 |
16654 |
16654 |
0 |
0 |
T5 |
561 |
561 |
0 |
0 |
T6 |
1589 |
1589 |
0 |
0 |
T7 |
1325 |
1325 |
0 |
0 |
T22 |
977 |
977 |
0 |
0 |
T23 |
866 |
866 |
0 |
0 |
T24 |
5494 |
5494 |
0 |
0 |
T25 |
1515 |
1515 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
267893053 |
266881734 |
0 |
0 |
T1 |
437250 |
431615 |
0 |
0 |
T2 |
80123 |
80056 |
0 |
0 |
T4 |
58544 |
33304 |
0 |
0 |
T5 |
1074 |
1013 |
0 |
0 |
T6 |
2967 |
2941 |
0 |
0 |
T7 |
2565 |
2539 |
0 |
0 |
T22 |
1904 |
1871 |
0 |
0 |
T23 |
1785 |
1732 |
0 |
0 |
T24 |
9542 |
9530 |
0 |
0 |
T25 |
3055 |
3029 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
267893053 |
266881734 |
0 |
0 |
T1 |
437250 |
431615 |
0 |
0 |
T2 |
80123 |
80056 |
0 |
0 |
T4 |
58544 |
33304 |
0 |
0 |
T5 |
1074 |
1013 |
0 |
0 |
T6 |
2967 |
2941 |
0 |
0 |
T7 |
2565 |
2539 |
0 |
0 |
T22 |
1904 |
1871 |
0 |
0 |
T23 |
1785 |
1732 |
0 |
0 |
T24 |
9542 |
9530 |
0 |
0 |
T25 |
3055 |
3029 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167581766 |
0 |
2409 |
T1 |
916922 |
896420 |
0 |
3 |
T2 |
45069 |
45017 |
0 |
3 |
T4 |
114651 |
11556 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
1545 |
1503 |
0 |
3 |
T7 |
1335 |
1305 |
0 |
3 |
T22 |
991 |
964 |
0 |
3 |
T23 |
929 |
863 |
0 |
3 |
T24 |
2187 |
2169 |
0 |
3 |
T25 |
1527 |
1480 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169911258 |
167589260 |
0 |
0 |
T1 |
916922 |
896438 |
0 |
0 |
T2 |
45069 |
45020 |
0 |
0 |
T4 |
114651 |
11616 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
1545 |
1506 |
0 |
0 |
T7 |
1335 |
1308 |
0 |
0 |
T22 |
991 |
967 |
0 |
0 |
T23 |
929 |
866 |
0 |
0 |
T24 |
2187 |
2172 |
0 |
0 |
T25 |
1527 |
1483 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553707731 |
0 |
2409 |
T1 |
904922 |
884420 |
0 |
3 |
T2 |
166922 |
166736 |
0 |
3 |
T4 |
121966 |
12294 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
6182 |
6024 |
0 |
3 |
T7 |
5345 |
5230 |
0 |
3 |
T22 |
3968 |
3868 |
0 |
3 |
T23 |
3720 |
3462 |
0 |
3 |
T24 |
19879 |
19736 |
0 |
3 |
T25 |
6366 |
6180 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
34422 |
0 |
0 |
T1 |
904922 |
257 |
0 |
0 |
T2 |
166922 |
1 |
0 |
0 |
T4 |
121966 |
20 |
0 |
0 |
T5 |
2237 |
8 |
0 |
0 |
T6 |
6182 |
11 |
0 |
0 |
T7 |
5345 |
5 |
0 |
0 |
T22 |
3968 |
6 |
0 |
0 |
T23 |
3720 |
7 |
0 |
0 |
T24 |
19879 |
12 |
0 |
0 |
T25 |
6366 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553707731 |
0 |
2409 |
T1 |
904922 |
884420 |
0 |
3 |
T2 |
166922 |
166736 |
0 |
3 |
T4 |
121966 |
12294 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
6182 |
6024 |
0 |
3 |
T7 |
5345 |
5230 |
0 |
3 |
T22 |
3968 |
3868 |
0 |
3 |
T23 |
3720 |
3462 |
0 |
3 |
T24 |
19879 |
19736 |
0 |
3 |
T25 |
6366 |
6180 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
34356 |
0 |
0 |
T1 |
904922 |
253 |
0 |
0 |
T2 |
166922 |
1 |
0 |
0 |
T4 |
121966 |
20 |
0 |
0 |
T5 |
2237 |
12 |
0 |
0 |
T6 |
6182 |
25 |
0 |
0 |
T7 |
5345 |
9 |
0 |
0 |
T22 |
3968 |
6 |
0 |
0 |
T23 |
3720 |
5 |
0 |
0 |
T24 |
19879 |
21 |
0 |
0 |
T25 |
6366 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553707731 |
0 |
2409 |
T1 |
904922 |
884420 |
0 |
3 |
T2 |
166922 |
166736 |
0 |
3 |
T4 |
121966 |
12294 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
6182 |
6024 |
0 |
3 |
T7 |
5345 |
5230 |
0 |
3 |
T22 |
3968 |
3868 |
0 |
3 |
T23 |
3720 |
3462 |
0 |
3 |
T24 |
19879 |
19736 |
0 |
3 |
T25 |
6366 |
6180 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
34306 |
0 |
0 |
T1 |
904922 |
219 |
0 |
0 |
T2 |
166922 |
1 |
0 |
0 |
T4 |
121966 |
20 |
0 |
0 |
T5 |
2237 |
10 |
0 |
0 |
T6 |
6182 |
21 |
0 |
0 |
T7 |
5345 |
11 |
0 |
0 |
T22 |
3968 |
6 |
0 |
0 |
T23 |
3720 |
3 |
0 |
0 |
T24 |
19879 |
19 |
0 |
0 |
T25 |
6366 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553707731 |
0 |
2409 |
T1 |
904922 |
884420 |
0 |
3 |
T2 |
166922 |
166736 |
0 |
3 |
T4 |
121966 |
12294 |
0 |
3 |
T5 |
2237 |
2065 |
0 |
3 |
T6 |
6182 |
6024 |
0 |
3 |
T7 |
5345 |
5230 |
0 |
3 |
T22 |
3968 |
3868 |
0 |
3 |
T23 |
3720 |
3462 |
0 |
3 |
T24 |
19879 |
19736 |
0 |
3 |
T25 |
6366 |
6180 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
34285 |
0 |
0 |
T1 |
904922 |
263 |
0 |
0 |
T2 |
166922 |
1 |
0 |
0 |
T4 |
121966 |
20 |
0 |
0 |
T5 |
2237 |
8 |
0 |
0 |
T6 |
6182 |
19 |
0 |
0 |
T7 |
5345 |
11 |
0 |
0 |
T22 |
3968 |
4 |
0 |
0 |
T23 |
3720 |
9 |
0 |
0 |
T24 |
19879 |
21 |
0 |
0 |
T25 |
6366 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558008491 |
553715035 |
0 |
0 |
T1 |
904922 |
884438 |
0 |
0 |
T2 |
166922 |
166739 |
0 |
0 |
T4 |
121966 |
12354 |
0 |
0 |
T5 |
2237 |
2068 |
0 |
0 |
T6 |
6182 |
6027 |
0 |
0 |
T7 |
5345 |
5233 |
0 |
0 |
T22 |
3968 |
3871 |
0 |
0 |
T23 |
3720 |
3465 |
0 |
0 |
T24 |
19879 |
19739 |
0 |
0 |
T25 |
6366 |
6183 |
0 |
0 |