Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 169911258 18191167 0 58


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 169911258 18191167 0 58
T1 916922 39714 0 0
T2 45069 14134 0 1
T3 439848 175014 0 0
T4 114651 0 0 0
T8 73819 0 0 0
T11 77188 3967 0 0
T12 0 34953 0 1
T13 0 60555 0 1
T14 0 6306 0 0
T15 0 32278 0 1
T16 0 35632 0 1
T17 0 13019 0 1
T18 1119 0 0 0
T19 992 0 0 0
T20 908 0 0 0
T21 1895 0 0 0
T26 0 0 0 1
T27 0 0 0 1
T110 0 0 0 1
T111 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%