Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
T31 |
28 |
28 |
0 |
0 |
T32 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
890150 |
280474 |
0 |
0 |
T5 |
642691 |
363012 |
0 |
0 |
T7 |
839735 |
833882 |
0 |
0 |
T8 |
52091 |
49841 |
0 |
0 |
T9 |
46038 |
41705 |
0 |
0 |
T28 |
47631 |
42128 |
0 |
0 |
T29 |
77839 |
74897 |
0 |
0 |
T30 |
55813 |
50085 |
0 |
0 |
T31 |
46917 |
41941 |
0 |
0 |
T32 |
39730 |
35816 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
896271042 |
880071114 |
0 |
14490 |
T4 |
92316 |
21480 |
0 |
18 |
T5 |
36450 |
18234 |
0 |
18 |
T7 |
192918 |
191460 |
0 |
18 |
T8 |
11742 |
11160 |
0 |
18 |
T9 |
7140 |
6372 |
0 |
18 |
T28 |
10914 |
9552 |
0 |
18 |
T29 |
12186 |
11658 |
0 |
18 |
T30 |
12720 |
11286 |
0 |
18 |
T31 |
11010 |
9786 |
0 |
18 |
T32 |
6246 |
5550 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T4 |
313411 |
73280 |
0 |
21 |
T5 |
243915 |
122622 |
0 |
21 |
T7 |
223785 |
222093 |
0 |
21 |
T8 |
14027 |
13336 |
0 |
21 |
T9 |
14422 |
12891 |
0 |
21 |
T28 |
12750 |
11160 |
0 |
21 |
T29 |
24210 |
23181 |
0 |
21 |
T30 |
14968 |
13284 |
0 |
21 |
T31 |
12379 |
10909 |
0 |
21 |
T32 |
12414 |
11046 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
193033 |
0 |
0 |
T1 |
0 |
151 |
0 |
0 |
T2 |
0 |
1824 |
0 |
0 |
T4 |
227936 |
36 |
0 |
0 |
T5 |
243915 |
24 |
0 |
0 |
T7 |
223785 |
4 |
0 |
0 |
T8 |
8156 |
49 |
0 |
0 |
T9 |
14422 |
19 |
0 |
0 |
T20 |
0 |
148 |
0 |
0 |
T21 |
0 |
12 |
0 |
0 |
T22 |
0 |
53 |
0 |
0 |
T28 |
12750 |
12 |
0 |
0 |
T29 |
24210 |
168 |
0 |
0 |
T30 |
14968 |
70 |
0 |
0 |
T31 |
12379 |
71 |
0 |
0 |
T32 |
12414 |
20 |
0 |
0 |
T34 |
7702 |
132 |
0 |
0 |
T36 |
6624 |
0 |
0 |
0 |
T38 |
0 |
145 |
0 |
0 |
T40 |
0 |
14 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
484423 |
185363 |
0 |
0 |
T5 |
362326 |
221922 |
0 |
0 |
T7 |
423032 |
420290 |
0 |
0 |
T8 |
26322 |
25306 |
0 |
0 |
T9 |
24476 |
22403 |
0 |
0 |
T28 |
23967 |
21377 |
0 |
0 |
T29 |
41443 |
40019 |
0 |
0 |
T30 |
28125 |
25476 |
0 |
0 |
T31 |
23528 |
21207 |
0 |
0 |
T32 |
21070 |
19181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393101660 |
388471603 |
0 |
0 |
T4 |
54703 |
12823 |
0 |
0 |
T5 |
44857 |
22574 |
0 |
0 |
T7 |
30867 |
30636 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
2330 |
2086 |
0 |
0 |
T28 |
1764 |
1547 |
0 |
0 |
T29 |
3900 |
3738 |
0 |
0 |
T30 |
2076 |
1845 |
0 |
0 |
T31 |
1669 |
1466 |
0 |
0 |
T32 |
2000 |
1783 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393101660 |
388464607 |
0 |
2415 |
T4 |
54703 |
12796 |
0 |
3 |
T5 |
44857 |
22556 |
0 |
3 |
T7 |
30867 |
30633 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
2330 |
2083 |
0 |
3 |
T28 |
1764 |
1544 |
0 |
3 |
T29 |
3900 |
3735 |
0 |
3 |
T30 |
2076 |
1842 |
0 |
3 |
T31 |
1669 |
1463 |
0 |
3 |
T32 |
2000 |
1780 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393101660 |
27718 |
0 |
0 |
T1 |
0 |
63 |
0 |
0 |
T2 |
0 |
806 |
0 |
0 |
T5 |
44857 |
0 |
0 |
0 |
T7 |
30867 |
0 |
0 |
0 |
T9 |
2330 |
4 |
0 |
0 |
T20 |
0 |
47 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
1764 |
0 |
0 |
0 |
T29 |
3900 |
44 |
0 |
0 |
T30 |
2076 |
0 |
0 |
0 |
T31 |
1669 |
0 |
0 |
0 |
T32 |
2000 |
0 |
0 |
0 |
T34 |
2532 |
54 |
0 |
0 |
T36 |
4478 |
0 |
0 |
0 |
T38 |
0 |
47 |
0 |
0 |
T40 |
0 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
17398 |
0 |
0 |
T1 |
0 |
41 |
0 |
0 |
T2 |
0 |
485 |
0 |
0 |
T5 |
6075 |
0 |
0 |
0 |
T7 |
32153 |
0 |
0 |
0 |
T9 |
1190 |
6 |
0 |
0 |
T20 |
0 |
58 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T28 |
1819 |
0 |
0 |
0 |
T29 |
2031 |
31 |
0 |
0 |
T30 |
2120 |
0 |
0 |
0 |
T31 |
1835 |
0 |
0 |
0 |
T32 |
1041 |
0 |
0 |
0 |
T34 |
2585 |
38 |
0 |
0 |
T36 |
1073 |
0 |
0 |
0 |
T38 |
0 |
53 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T9,T29,T34 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T9,T29,T34 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
19604 |
0 |
0 |
T1 |
0 |
47 |
0 |
0 |
T2 |
0 |
533 |
0 |
0 |
T5 |
6075 |
0 |
0 |
0 |
T7 |
32153 |
0 |
0 |
0 |
T9 |
1190 |
3 |
0 |
0 |
T20 |
0 |
43 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T28 |
1819 |
0 |
0 |
0 |
T29 |
2031 |
21 |
0 |
0 |
T30 |
2120 |
0 |
0 |
0 |
T31 |
1835 |
0 |
0 |
0 |
T32 |
1041 |
0 |
0 |
0 |
T34 |
2585 |
40 |
0 |
0 |
T36 |
1073 |
0 |
0 |
0 |
T38 |
0 |
45 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
416871962 |
0 |
0 |
T4 |
56984 |
34901 |
0 |
0 |
T5 |
46727 |
34658 |
0 |
0 |
T7 |
32153 |
32013 |
0 |
0 |
T8 |
2039 |
2013 |
0 |
0 |
T9 |
2428 |
2302 |
0 |
0 |
T28 |
1837 |
1697 |
0 |
0 |
T29 |
4062 |
3965 |
0 |
0 |
T30 |
2163 |
2051 |
0 |
0 |
T31 |
1760 |
1649 |
0 |
0 |
T32 |
2083 |
1957 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
416871962 |
0 |
0 |
T4 |
56984 |
34901 |
0 |
0 |
T5 |
46727 |
34658 |
0 |
0 |
T7 |
32153 |
32013 |
0 |
0 |
T8 |
2039 |
2013 |
0 |
0 |
T9 |
2428 |
2302 |
0 |
0 |
T28 |
1837 |
1697 |
0 |
0 |
T29 |
4062 |
3965 |
0 |
0 |
T30 |
2163 |
2051 |
0 |
0 |
T31 |
1760 |
1649 |
0 |
0 |
T32 |
2083 |
1957 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393101660 |
390746078 |
0 |
0 |
T4 |
54703 |
33504 |
0 |
0 |
T5 |
44857 |
33271 |
0 |
0 |
T7 |
30867 |
30732 |
0 |
0 |
T8 |
1957 |
1932 |
0 |
0 |
T9 |
2330 |
2209 |
0 |
0 |
T28 |
1764 |
1629 |
0 |
0 |
T29 |
3900 |
3806 |
0 |
0 |
T30 |
2076 |
1968 |
0 |
0 |
T31 |
1669 |
1562 |
0 |
0 |
T32 |
2000 |
1879 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
393101660 |
390746078 |
0 |
0 |
T4 |
54703 |
33504 |
0 |
0 |
T5 |
44857 |
33271 |
0 |
0 |
T7 |
30867 |
30732 |
0 |
0 |
T8 |
1957 |
1932 |
0 |
0 |
T9 |
2330 |
2209 |
0 |
0 |
T28 |
1764 |
1629 |
0 |
0 |
T29 |
3900 |
3806 |
0 |
0 |
T30 |
2076 |
1968 |
0 |
0 |
T31 |
1669 |
1562 |
0 |
0 |
T32 |
2000 |
1879 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195636578 |
195636578 |
0 |
0 |
T4 |
16754 |
16754 |
0 |
0 |
T5 |
16636 |
16636 |
0 |
0 |
T7 |
15366 |
15366 |
0 |
0 |
T8 |
966 |
966 |
0 |
0 |
T9 |
1134 |
1134 |
0 |
0 |
T28 |
815 |
815 |
0 |
0 |
T29 |
2065 |
2065 |
0 |
0 |
T30 |
984 |
984 |
0 |
0 |
T31 |
781 |
781 |
0 |
0 |
T32 |
940 |
940 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195636578 |
195636578 |
0 |
0 |
T4 |
16754 |
16754 |
0 |
0 |
T5 |
16636 |
16636 |
0 |
0 |
T7 |
15366 |
15366 |
0 |
0 |
T8 |
966 |
966 |
0 |
0 |
T9 |
1134 |
1134 |
0 |
0 |
T28 |
815 |
815 |
0 |
0 |
T29 |
2065 |
2065 |
0 |
0 |
T30 |
984 |
984 |
0 |
0 |
T31 |
781 |
781 |
0 |
0 |
T32 |
940 |
940 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97817651 |
97817651 |
0 |
0 |
T4 |
8377 |
8377 |
0 |
0 |
T5 |
8319 |
8319 |
0 |
0 |
T7 |
7683 |
7683 |
0 |
0 |
T8 |
483 |
483 |
0 |
0 |
T9 |
567 |
567 |
0 |
0 |
T28 |
407 |
407 |
0 |
0 |
T29 |
1032 |
1032 |
0 |
0 |
T30 |
492 |
492 |
0 |
0 |
T31 |
391 |
391 |
0 |
0 |
T32 |
470 |
470 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97817651 |
97817651 |
0 |
0 |
T4 |
8377 |
8377 |
0 |
0 |
T5 |
8319 |
8319 |
0 |
0 |
T7 |
7683 |
7683 |
0 |
0 |
T8 |
483 |
483 |
0 |
0 |
T9 |
567 |
567 |
0 |
0 |
T28 |
407 |
407 |
0 |
0 |
T29 |
1032 |
1032 |
0 |
0 |
T30 |
492 |
492 |
0 |
0 |
T31 |
391 |
391 |
0 |
0 |
T32 |
470 |
470 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201438402 |
200250326 |
0 |
0 |
T4 |
27353 |
16753 |
0 |
0 |
T5 |
22429 |
16636 |
0 |
0 |
T7 |
15433 |
15366 |
0 |
0 |
T8 |
979 |
966 |
0 |
0 |
T9 |
1165 |
1105 |
0 |
0 |
T28 |
882 |
815 |
0 |
0 |
T29 |
1950 |
1903 |
0 |
0 |
T30 |
1038 |
985 |
0 |
0 |
T31 |
877 |
824 |
0 |
0 |
T32 |
999 |
939 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201438402 |
200250326 |
0 |
0 |
T4 |
27353 |
16753 |
0 |
0 |
T5 |
22429 |
16636 |
0 |
0 |
T7 |
15433 |
15366 |
0 |
0 |
T8 |
979 |
966 |
0 |
0 |
T9 |
1165 |
1105 |
0 |
0 |
T28 |
882 |
815 |
0 |
0 |
T29 |
1950 |
1903 |
0 |
0 |
T30 |
1038 |
985 |
0 |
0 |
T31 |
877 |
824 |
0 |
0 |
T32 |
999 |
939 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146678519 |
0 |
2415 |
T4 |
15386 |
3580 |
0 |
3 |
T5 |
6075 |
3039 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
1957 |
1860 |
0 |
3 |
T9 |
1190 |
1062 |
0 |
3 |
T28 |
1819 |
1592 |
0 |
3 |
T29 |
2031 |
1943 |
0 |
3 |
T30 |
2120 |
1881 |
0 |
3 |
T31 |
1835 |
1631 |
0 |
3 |
T32 |
1041 |
925 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149378507 |
146685669 |
0 |
0 |
T4 |
15386 |
3607 |
0 |
0 |
T5 |
6075 |
3057 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
1957 |
1863 |
0 |
0 |
T9 |
1190 |
1065 |
0 |
0 |
T28 |
1819 |
1595 |
0 |
0 |
T29 |
2031 |
1946 |
0 |
0 |
T30 |
2120 |
1884 |
0 |
0 |
T31 |
1835 |
1634 |
0 |
0 |
T32 |
1041 |
928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414476986 |
0 |
2415 |
T4 |
56984 |
13331 |
0 |
3 |
T5 |
46727 |
23497 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
2039 |
1939 |
0 |
3 |
T9 |
2428 |
2171 |
0 |
3 |
T28 |
1837 |
1608 |
0 |
3 |
T29 |
4062 |
3890 |
0 |
3 |
T30 |
2163 |
1920 |
0 |
3 |
T31 |
1760 |
1546 |
0 |
3 |
T32 |
2083 |
1854 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
32372 |
0 |
0 |
T4 |
56984 |
9 |
0 |
0 |
T5 |
46727 |
6 |
0 |
0 |
T7 |
32153 |
1 |
0 |
0 |
T8 |
2039 |
22 |
0 |
0 |
T9 |
2428 |
1 |
0 |
0 |
T28 |
1837 |
3 |
0 |
0 |
T29 |
4062 |
21 |
0 |
0 |
T30 |
2163 |
17 |
0 |
0 |
T31 |
1760 |
16 |
0 |
0 |
T32 |
2083 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414476986 |
0 |
2415 |
T4 |
56984 |
13331 |
0 |
3 |
T5 |
46727 |
23497 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
2039 |
1939 |
0 |
3 |
T9 |
2428 |
2171 |
0 |
3 |
T28 |
1837 |
1608 |
0 |
3 |
T29 |
4062 |
3890 |
0 |
3 |
T30 |
2163 |
1920 |
0 |
3 |
T31 |
1760 |
1546 |
0 |
3 |
T32 |
2083 |
1854 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
31987 |
0 |
0 |
T4 |
56984 |
9 |
0 |
0 |
T5 |
46727 |
6 |
0 |
0 |
T7 |
32153 |
1 |
0 |
0 |
T8 |
2039 |
8 |
0 |
0 |
T9 |
2428 |
3 |
0 |
0 |
T28 |
1837 |
3 |
0 |
0 |
T29 |
4062 |
12 |
0 |
0 |
T30 |
2163 |
17 |
0 |
0 |
T31 |
1760 |
19 |
0 |
0 |
T32 |
2083 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414476986 |
0 |
2415 |
T4 |
56984 |
13331 |
0 |
3 |
T5 |
46727 |
23497 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
2039 |
1939 |
0 |
3 |
T9 |
2428 |
2171 |
0 |
3 |
T28 |
1837 |
1608 |
0 |
3 |
T29 |
4062 |
3890 |
0 |
3 |
T30 |
2163 |
1920 |
0 |
3 |
T31 |
1760 |
1546 |
0 |
3 |
T32 |
2083 |
1854 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
31835 |
0 |
0 |
T4 |
56984 |
9 |
0 |
0 |
T5 |
46727 |
6 |
0 |
0 |
T7 |
32153 |
1 |
0 |
0 |
T8 |
2039 |
8 |
0 |
0 |
T9 |
2428 |
1 |
0 |
0 |
T28 |
1837 |
3 |
0 |
0 |
T29 |
4062 |
14 |
0 |
0 |
T30 |
2163 |
17 |
0 |
0 |
T31 |
1760 |
16 |
0 |
0 |
T32 |
2083 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T8,T4,T9 |
1 | Covered | T8,T4,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T4,T9 |
0 |
Covered |
T8,T4,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414476986 |
0 |
2415 |
T4 |
56984 |
13331 |
0 |
3 |
T5 |
46727 |
23497 |
0 |
3 |
T7 |
32153 |
31910 |
0 |
3 |
T8 |
2039 |
1939 |
0 |
3 |
T9 |
2428 |
2171 |
0 |
3 |
T28 |
1837 |
1608 |
0 |
3 |
T29 |
4062 |
3890 |
0 |
3 |
T30 |
2163 |
1920 |
0 |
3 |
T31 |
1760 |
1546 |
0 |
3 |
T32 |
2083 |
1854 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
32119 |
0 |
0 |
T4 |
56984 |
9 |
0 |
0 |
T5 |
46727 |
6 |
0 |
0 |
T7 |
32153 |
1 |
0 |
0 |
T8 |
2039 |
11 |
0 |
0 |
T9 |
2428 |
1 |
0 |
0 |
T28 |
1837 |
3 |
0 |
0 |
T29 |
4062 |
25 |
0 |
0 |
T30 |
2163 |
19 |
0 |
0 |
T31 |
1760 |
20 |
0 |
0 |
T32 |
2083 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419349993 |
414484042 |
0 |
0 |
T4 |
56984 |
13358 |
0 |
0 |
T5 |
46727 |
23515 |
0 |
0 |
T7 |
32153 |
31913 |
0 |
0 |
T8 |
2039 |
1942 |
0 |
0 |
T9 |
2428 |
2174 |
0 |
0 |
T28 |
1837 |
1611 |
0 |
0 |
T29 |
4062 |
3893 |
0 |
0 |
T30 |
2163 |
1923 |
0 |
0 |
T31 |
1760 |
1549 |
0 |
0 |
T32 |
2083 |
1857 |
0 |
0 |