Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
gen_div2.u_step_down_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions99100.00
Logical99100.00
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT8,T4,T9
01CoveredT8,T4,T9
10CoveredT9,T29,T34

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT8,T4,T9
10CoveredT9,T29,T34
11CoveredT9,T29,T34

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01CoveredT9,T29,T34
10CoveredT8,T4,T9
11CoveredT8,T4,T9

Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 488827843 488825428 0 0
selKnown1 1179304980 1179302565 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 488827843 488825428 0 0
T4 41885 41882 0 0
T5 41591 41588 0 0
T7 38415 38412 0 0
T8 2415 2412 0 0
T9 2806 2803 0 0
T28 2037 2034 0 0
T29 5000 4997 0 0
T30 2460 2457 0 0
T31 1953 1950 0 0
T32 2350 2347 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 1179304980 1179302565 0 0
T4 164109 164106 0 0
T5 134571 134568 0 0
T7 92601 92598 0 0
T8 5871 5868 0 0
T9 6990 6987 0 0
T28 5292 5289 0 0
T29 11700 11697 0 0
T30 6228 6225 0 0
T31 5007 5004 0 0
T32 6000 5997 0 0

Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions55100.00
Logical55100.00
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT8,T4,T9
01CoveredT8,T4,T9
10Unreachable

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT8,T4,T9
10Unreachable
11Unreachable

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Unreachable
10CoveredT8,T4,T9
11CoveredT8,T4,T9

Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 195636578 195635773 0 0
selKnown1 393101660 393100855 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 195636578 195635773 0 0
T4 16754 16753 0 0
T5 16636 16635 0 0
T7 15366 15365 0 0
T8 966 965 0 0
T9 1134 1133 0 0
T28 815 814 0 0
T29 2065 2064 0 0
T30 984 983 0 0
T31 781 780 0 0
T32 940 939 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 393101660 393100855 0 0
T4 54703 54702 0 0
T5 44857 44856 0 0
T7 30867 30866 0 0
T8 1957 1956 0 0
T9 2330 2329 0 0
T28 1764 1763 0 0
T29 3900 3899 0 0
T30 2076 2075 0 0
T31 1669 1668 0 0
T32 2000 1999 0 0

Line Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions99100.00
Logical99100.00
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT8,T4,T9
01CoveredT8,T4,T9
10CoveredT9,T29,T34

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT8,T4,T9
10CoveredT9,T29,T34
11CoveredT9,T29,T34

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01CoveredT9,T29,T34
10CoveredT8,T4,T9
11CoveredT8,T4,T9

Assert Coverage for Instance : tb.dut.u_no_scan_io_div2_div.gen_generic.u_impl_generic.gen_div2.u_step_down_mux.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 195373614 195372809 0 0
selKnown1 393101660 393100855 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 195373614 195372809 0 0
T4 16754 16753 0 0
T5 16636 16635 0 0
T7 15366 15365 0 0
T8 966 965 0 0
T9 1105 1104 0 0
T28 815 814 0 0
T29 1903 1902 0 0
T30 984 983 0 0
T31 781 780 0 0
T32 940 939 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 393101660 393100855 0 0
T4 54703 54702 0 0
T5 44857 44856 0 0
T7 30867 30866 0 0
T8 1957 1956 0 0
T9 2330 2329 0 0
T28 1764 1763 0 0
T29 3900 3899 0 0
T30 2076 2075 0 0
T31 1669 1668 0 0
T32 2000 1999 0 0

Line Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions55100.00
Logical55100.00
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT8,T4,T9
01CoveredT8,T4,T9
10Unreachable

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT8,T4,T9
10Unreachable
11Unreachable

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Unreachable
10CoveredT8,T4,T9
11CoveredT8,T4,T9

Assert Coverage for Instance : tb.dut.u_no_scan_io_div4_div.gen_generic.u_impl_generic.u_clk_mux.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 97817651 97816846 0 0
selKnown1 393101660 393100855 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 97817651 97816846 0 0
T4 8377 8376 0 0
T5 8319 8318 0 0
T7 7683 7682 0 0
T8 483 482 0 0
T9 567 566 0 0
T28 407 406 0 0
T29 1032 1031 0 0
T30 492 491 0 0
T31 391 390 0 0
T32 470 469 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 393101660 393100855 0 0
T4 54703 54702 0 0
T5 44857 44856 0 0
T7 30867 30866 0 0
T8 1957 1956 0 0
T9 2330 2329 0 0
T28 1764 1763 0 0
T29 3900 3899 0 0
T30 2076 2075 0 0
T31 1669 1668 0 0
T32 2000 1999 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%