Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT8,T9,T29
10CoveredT29,T34,T38
11CoveredT9,T29,T34

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 393102103 4491 0 0
g_div2.Div2Whole_A 393102103 5326 0 0
g_div4.Div4Stepped_A 195636968 4377 0 0
g_div4.Div4Whole_A 195636968 5009 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 393102103 4491 0 0
T1 0 11 0 0
T2 0 109 0 0
T5 44857 0 0 0
T7 30867 0 0 0
T9 2331 1 0 0
T20 0 11 0 0
T22 0 5 0 0
T28 1764 0 0 0
T29 3901 5 0 0
T30 2077 0 0 0
T31 1670 0 0 0
T32 2001 0 0 0
T34 2532 5 0 0
T36 4478 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 393102103 5326 0 0
T1 0 14 0 0
T2 0 159 0 0
T5 44857 0 0 0
T7 30867 0 0 0
T9 2331 1 0 0
T20 0 12 0 0
T22 0 5 0 0
T28 1764 0 0 0
T29 3901 7 0 0
T30 2077 0 0 0
T31 1670 0 0 0
T32 2001 0 0 0
T34 2532 6 0 0
T36 4478 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195636968 4377 0 0
T1 0 10 0 0
T2 0 98 0 0
T5 16637 0 0 0
T7 15367 0 0 0
T9 1134 1 0 0
T20 0 11 0 0
T22 0 5 0 0
T28 815 0 0 0
T29 2066 5 0 0
T30 985 0 0 0
T31 782 0 0 0
T32 940 0 0 0
T34 1315 5 0 0
T36 2193 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195636968 5009 0 0
T1 0 10 0 0
T2 0 100 0 0
T5 16637 0 0 0
T7 15367 0 0 0
T9 1134 1 0 0
T20 0 12 0 0
T22 0 5 0 0
T28 815 0 0 0
T29 2066 7 0 0
T30 985 0 0 0
T31 782 0 0 0
T32 940 0 0 0
T34 1315 6 0 0
T36 2193 0 0 0
T38 0 8 0 0
T40 0 1 0 0
T109 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT8,T9,T29
10CoveredT29,T34,T38
11CoveredT9,T29,T34

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 393102103 4491 0 0
g_div2.Div2Whole_A 393102103 5326 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 393102103 4491 0 0
T1 0 11 0 0
T2 0 109 0 0
T5 44857 0 0 0
T7 30867 0 0 0
T9 2331 1 0 0
T20 0 11 0 0
T22 0 5 0 0
T28 1764 0 0 0
T29 3901 5 0 0
T30 2077 0 0 0
T31 1670 0 0 0
T32 2001 0 0 0
T34 2532 5 0 0
T36 4478 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 393102103 5326 0 0
T1 0 14 0 0
T2 0 159 0 0
T5 44857 0 0 0
T7 30867 0 0 0
T9 2331 1 0 0
T20 0 12 0 0
T22 0 5 0 0
T28 1764 0 0 0
T29 3901 7 0 0
T30 2077 0 0 0
T31 1670 0 0 0
T32 2001 0 0 0
T34 2532 6 0 0
T36 4478 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT8,T9,T29
10CoveredT29,T34,T38
11CoveredT9,T29,T34

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 195636968 4377 0 0
g_div4.Div4Whole_A 195636968 5009 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195636968 4377 0 0
T1 0 10 0 0
T2 0 98 0 0
T5 16637 0 0 0
T7 15367 0 0 0
T9 1134 1 0 0
T20 0 11 0 0
T22 0 5 0 0
T28 815 0 0 0
T29 2066 5 0 0
T30 985 0 0 0
T31 782 0 0 0
T32 940 0 0 0
T34 1315 5 0 0
T36 2193 0 0 0
T38 0 9 0 0
T40 0 1 0 0
T109 0 8 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 195636968 5009 0 0
T1 0 10 0 0
T2 0 100 0 0
T5 16637 0 0 0
T7 15367 0 0 0
T9 1134 1 0 0
T20 0 12 0 0
T22 0 5 0 0
T28 815 0 0 0
T29 2066 7 0 0
T30 985 0 0 0
T31 782 0 0 0
T32 940 0 0 0
T34 1315 6 0 0
T36 2193 0 0 0
T38 0 8 0 0
T40 0 1 0 0
T109 0 8 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%