Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5441319 |
5421737 |
0 |
0 |
T5 |
81147 |
79262 |
0 |
0 |
T6 |
94306 |
89928 |
0 |
0 |
T7 |
56075 |
53516 |
0 |
0 |
T15 |
60913 |
56485 |
0 |
0 |
T16 |
67452 |
65672 |
0 |
0 |
T22 |
70896 |
68206 |
0 |
0 |
T23 |
41789 |
39497 |
0 |
0 |
T24 |
60798 |
58603 |
0 |
0 |
T25 |
127993 |
125617 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
971612988 |
957232194 |
0 |
14490 |
T1 |
770694 |
767256 |
0 |
18 |
T5 |
7776 |
7548 |
0 |
18 |
T6 |
14568 |
13800 |
0 |
18 |
T7 |
6030 |
5694 |
0 |
18 |
T15 |
13968 |
12846 |
0 |
18 |
T16 |
4026 |
3888 |
0 |
18 |
T22 |
15912 |
15258 |
0 |
18 |
T23 |
9576 |
8976 |
0 |
18 |
T24 |
9408 |
9024 |
0 |
18 |
T25 |
8526 |
8322 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1533772 |
1526837 |
0 |
21 |
T5 |
28314 |
27525 |
0 |
21 |
T6 |
29428 |
27892 |
0 |
21 |
T7 |
19221 |
18182 |
0 |
21 |
T15 |
16203 |
14902 |
0 |
21 |
T16 |
25130 |
24371 |
0 |
21 |
T22 |
19148 |
18359 |
0 |
21 |
T23 |
11109 |
10412 |
0 |
21 |
T24 |
19013 |
18241 |
0 |
21 |
T25 |
46936 |
45871 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
197189 |
0 |
0 |
T1 |
1533772 |
1086 |
0 |
0 |
T2 |
0 |
1295 |
0 |
0 |
T5 |
28314 |
85 |
0 |
0 |
T6 |
29428 |
196 |
0 |
0 |
T7 |
19221 |
26 |
0 |
0 |
T15 |
16203 |
168 |
0 |
0 |
T16 |
25130 |
12 |
0 |
0 |
T17 |
0 |
167 |
0 |
0 |
T19 |
0 |
437 |
0 |
0 |
T22 |
19148 |
12 |
0 |
0 |
T23 |
11109 |
77 |
0 |
0 |
T24 |
19013 |
137 |
0 |
0 |
T25 |
46936 |
111 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3136853 |
3127618 |
0 |
0 |
T5 |
45057 |
44150 |
0 |
0 |
T6 |
50310 |
48197 |
0 |
0 |
T7 |
30824 |
29601 |
0 |
0 |
T15 |
30742 |
28698 |
0 |
0 |
T16 |
38296 |
37374 |
0 |
0 |
T22 |
35836 |
34550 |
0 |
0 |
T23 |
21104 |
20070 |
0 |
0 |
T24 |
32377 |
31299 |
0 |
0 |
T25 |
72531 |
71385 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524926692 |
520948498 |
0 |
0 |
T1 |
235518 |
234399 |
0 |
0 |
T5 |
4978 |
4844 |
0 |
0 |
T6 |
4756 |
4511 |
0 |
0 |
T7 |
3331 |
3155 |
0 |
0 |
T15 |
2235 |
2059 |
0 |
0 |
T16 |
4604 |
4470 |
0 |
0 |
T22 |
2680 |
2572 |
0 |
0 |
T23 |
1533 |
1439 |
0 |
0 |
T24 |
3073 |
2952 |
0 |
0 |
T25 |
8534 |
8344 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524926692 |
520941784 |
0 |
2415 |
T1 |
235518 |
234397 |
0 |
3 |
T5 |
4978 |
4841 |
0 |
3 |
T6 |
4756 |
4508 |
0 |
3 |
T7 |
3331 |
3152 |
0 |
3 |
T15 |
2235 |
2056 |
0 |
3 |
T16 |
4604 |
4467 |
0 |
3 |
T22 |
2680 |
2569 |
0 |
3 |
T23 |
1533 |
1436 |
0 |
3 |
T24 |
3073 |
2949 |
0 |
3 |
T25 |
8534 |
8341 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524926692 |
28779 |
0 |
0 |
T1 |
235518 |
77 |
0 |
0 |
T2 |
0 |
520 |
0 |
0 |
T5 |
4978 |
24 |
0 |
0 |
T6 |
4756 |
55 |
0 |
0 |
T7 |
3331 |
0 |
0 |
0 |
T15 |
2235 |
48 |
0 |
0 |
T16 |
4604 |
0 |
0 |
0 |
T17 |
0 |
95 |
0 |
0 |
T19 |
0 |
181 |
0 |
0 |
T22 |
2680 |
0 |
0 |
0 |
T23 |
1533 |
18 |
0 |
0 |
T24 |
3073 |
36 |
0 |
0 |
T25 |
8534 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
17741 |
0 |
0 |
T1 |
128449 |
48 |
0 |
0 |
T2 |
0 |
360 |
0 |
0 |
T5 |
1296 |
16 |
0 |
0 |
T6 |
2428 |
34 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T15 |
2328 |
38 |
0 |
0 |
T16 |
671 |
0 |
0 |
0 |
T17 |
0 |
38 |
0 |
0 |
T19 |
0 |
124 |
0 |
0 |
T22 |
2652 |
0 |
0 |
0 |
T23 |
1596 |
14 |
0 |
0 |
T24 |
1568 |
6 |
0 |
0 |
T25 |
1421 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T23 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T23 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
20404 |
0 |
0 |
T1 |
128449 |
65 |
0 |
0 |
T2 |
0 |
415 |
0 |
0 |
T5 |
1296 |
9 |
0 |
0 |
T6 |
2428 |
27 |
0 |
0 |
T7 |
1005 |
0 |
0 |
0 |
T15 |
2328 |
27 |
0 |
0 |
T16 |
671 |
0 |
0 |
0 |
T17 |
0 |
34 |
0 |
0 |
T19 |
0 |
132 |
0 |
0 |
T22 |
2652 |
0 |
0 |
0 |
T23 |
1596 |
18 |
0 |
0 |
T24 |
1568 |
33 |
0 |
0 |
T25 |
1421 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
556067406 |
0 |
0 |
T1 |
260339 |
259810 |
0 |
0 |
T5 |
5186 |
5131 |
0 |
0 |
T6 |
4954 |
4813 |
0 |
0 |
T7 |
3470 |
3401 |
0 |
0 |
T15 |
2328 |
2244 |
0 |
0 |
T16 |
4796 |
4698 |
0 |
0 |
T22 |
2791 |
2708 |
0 |
0 |
T23 |
1596 |
1570 |
0 |
0 |
T24 |
3201 |
3117 |
0 |
0 |
T25 |
8890 |
8821 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
556067406 |
0 |
0 |
T1 |
260339 |
259810 |
0 |
0 |
T5 |
5186 |
5131 |
0 |
0 |
T6 |
4954 |
4813 |
0 |
0 |
T7 |
3470 |
3401 |
0 |
0 |
T15 |
2328 |
2244 |
0 |
0 |
T16 |
4796 |
4698 |
0 |
0 |
T22 |
2791 |
2708 |
0 |
0 |
T23 |
1596 |
1570 |
0 |
0 |
T24 |
3201 |
3117 |
0 |
0 |
T25 |
8890 |
8821 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524926692 |
522892998 |
0 |
0 |
T1 |
235518 |
235009 |
0 |
0 |
T5 |
4978 |
4926 |
0 |
0 |
T6 |
4756 |
4621 |
0 |
0 |
T7 |
3331 |
3264 |
0 |
0 |
T15 |
2235 |
2155 |
0 |
0 |
T16 |
4604 |
4511 |
0 |
0 |
T22 |
2680 |
2600 |
0 |
0 |
T23 |
1533 |
1508 |
0 |
0 |
T24 |
3073 |
2993 |
0 |
0 |
T25 |
8534 |
8468 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524926692 |
522892998 |
0 |
0 |
T1 |
235518 |
235009 |
0 |
0 |
T5 |
4978 |
4926 |
0 |
0 |
T6 |
4756 |
4621 |
0 |
0 |
T7 |
3331 |
3264 |
0 |
0 |
T15 |
2235 |
2155 |
0 |
0 |
T16 |
4604 |
4511 |
0 |
0 |
T22 |
2680 |
2600 |
0 |
0 |
T23 |
1533 |
1508 |
0 |
0 |
T24 |
3073 |
2993 |
0 |
0 |
T25 |
8534 |
8468 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262463522 |
262463522 |
0 |
0 |
T1 |
117618 |
117618 |
0 |
0 |
T5 |
2590 |
2590 |
0 |
0 |
T6 |
2560 |
2560 |
0 |
0 |
T7 |
1632 |
1632 |
0 |
0 |
T15 |
1189 |
1189 |
0 |
0 |
T16 |
2256 |
2256 |
0 |
0 |
T22 |
1300 |
1300 |
0 |
0 |
T23 |
832 |
832 |
0 |
0 |
T24 |
1571 |
1571 |
0 |
0 |
T25 |
4503 |
4503 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262463522 |
262463522 |
0 |
0 |
T1 |
117618 |
117618 |
0 |
0 |
T5 |
2590 |
2590 |
0 |
0 |
T6 |
2560 |
2560 |
0 |
0 |
T7 |
1632 |
1632 |
0 |
0 |
T15 |
1189 |
1189 |
0 |
0 |
T16 |
2256 |
2256 |
0 |
0 |
T22 |
1300 |
1300 |
0 |
0 |
T23 |
832 |
832 |
0 |
0 |
T24 |
1571 |
1571 |
0 |
0 |
T25 |
4503 |
4503 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131231101 |
131231101 |
0 |
0 |
T1 |
588091 |
588091 |
0 |
0 |
T5 |
1294 |
1294 |
0 |
0 |
T6 |
1278 |
1278 |
0 |
0 |
T7 |
816 |
816 |
0 |
0 |
T15 |
593 |
593 |
0 |
0 |
T16 |
1128 |
1128 |
0 |
0 |
T22 |
650 |
650 |
0 |
0 |
T23 |
416 |
416 |
0 |
0 |
T24 |
784 |
784 |
0 |
0 |
T25 |
2251 |
2251 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131231101 |
131231101 |
0 |
0 |
T1 |
588091 |
588091 |
0 |
0 |
T5 |
1294 |
1294 |
0 |
0 |
T6 |
1278 |
1278 |
0 |
0 |
T7 |
816 |
816 |
0 |
0 |
T15 |
593 |
593 |
0 |
0 |
T16 |
1128 |
1128 |
0 |
0 |
T22 |
650 |
650 |
0 |
0 |
T23 |
416 |
416 |
0 |
0 |
T24 |
784 |
784 |
0 |
0 |
T25 |
2251 |
2251 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
267852382 |
266820760 |
0 |
0 |
T1 |
123237 |
123126 |
0 |
0 |
T5 |
2489 |
2463 |
0 |
0 |
T6 |
2378 |
2311 |
0 |
0 |
T7 |
1665 |
1632 |
0 |
0 |
T15 |
1117 |
1077 |
0 |
0 |
T16 |
2302 |
2255 |
0 |
0 |
T22 |
1339 |
1300 |
0 |
0 |
T23 |
767 |
754 |
0 |
0 |
T24 |
1536 |
1496 |
0 |
0 |
T25 |
4267 |
4234 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
267852382 |
266820760 |
0 |
0 |
T1 |
123237 |
123126 |
0 |
0 |
T5 |
2489 |
2463 |
0 |
0 |
T6 |
2378 |
2311 |
0 |
0 |
T7 |
1665 |
1632 |
0 |
0 |
T15 |
1117 |
1077 |
0 |
0 |
T16 |
2302 |
2255 |
0 |
0 |
T22 |
1339 |
1300 |
0 |
0 |
T23 |
767 |
754 |
0 |
0 |
T24 |
1536 |
1496 |
0 |
0 |
T25 |
4267 |
4234 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159538699 |
0 |
2415 |
T1 |
128449 |
127876 |
0 |
3 |
T5 |
1296 |
1258 |
0 |
3 |
T6 |
2428 |
2300 |
0 |
3 |
T7 |
1005 |
949 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
671 |
648 |
0 |
3 |
T22 |
2652 |
2543 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
1568 |
1504 |
0 |
3 |
T25 |
1421 |
1387 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
161935498 |
159545550 |
0 |
0 |
T1 |
128449 |
127878 |
0 |
0 |
T5 |
1296 |
1261 |
0 |
0 |
T6 |
2428 |
2303 |
0 |
0 |
T7 |
1005 |
952 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
671 |
651 |
0 |
0 |
T22 |
2652 |
2546 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
1568 |
1507 |
0 |
0 |
T25 |
1421 |
1390 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553955573 |
0 |
2415 |
T1 |
260339 |
259172 |
0 |
3 |
T5 |
5186 |
5042 |
0 |
3 |
T6 |
4954 |
4696 |
0 |
3 |
T7 |
3470 |
3283 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
4796 |
4652 |
0 |
3 |
T22 |
2791 |
2676 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
3201 |
3071 |
0 |
3 |
T25 |
8890 |
8689 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
32626 |
0 |
0 |
T1 |
260339 |
211 |
0 |
0 |
T5 |
5186 |
8 |
0 |
0 |
T6 |
4954 |
25 |
0 |
0 |
T7 |
3470 |
4 |
0 |
0 |
T15 |
2328 |
14 |
0 |
0 |
T16 |
4796 |
1 |
0 |
0 |
T22 |
2791 |
3 |
0 |
0 |
T23 |
1596 |
9 |
0 |
0 |
T24 |
3201 |
14 |
0 |
0 |
T25 |
8890 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553955573 |
0 |
2415 |
T1 |
260339 |
259172 |
0 |
3 |
T5 |
5186 |
5042 |
0 |
3 |
T6 |
4954 |
4696 |
0 |
3 |
T7 |
3470 |
3283 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
4796 |
4652 |
0 |
3 |
T22 |
2791 |
2676 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
3201 |
3071 |
0 |
3 |
T25 |
8890 |
8689 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
32798 |
0 |
0 |
T1 |
260339 |
244 |
0 |
0 |
T5 |
5186 |
10 |
0 |
0 |
T6 |
4954 |
19 |
0 |
0 |
T7 |
3470 |
6 |
0 |
0 |
T15 |
2328 |
16 |
0 |
0 |
T16 |
4796 |
3 |
0 |
0 |
T22 |
2791 |
3 |
0 |
0 |
T23 |
1596 |
4 |
0 |
0 |
T24 |
3201 |
16 |
0 |
0 |
T25 |
8890 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553955573 |
0 |
2415 |
T1 |
260339 |
259172 |
0 |
3 |
T5 |
5186 |
5042 |
0 |
3 |
T6 |
4954 |
4696 |
0 |
3 |
T7 |
3470 |
3283 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
4796 |
4652 |
0 |
3 |
T22 |
2791 |
2676 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
3201 |
3071 |
0 |
3 |
T25 |
8890 |
8689 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
32167 |
0 |
0 |
T1 |
260339 |
228 |
0 |
0 |
T5 |
5186 |
12 |
0 |
0 |
T6 |
4954 |
17 |
0 |
0 |
T7 |
3470 |
8 |
0 |
0 |
T15 |
2328 |
14 |
0 |
0 |
T16 |
4796 |
3 |
0 |
0 |
T22 |
2791 |
3 |
0 |
0 |
T23 |
1596 |
7 |
0 |
0 |
T24 |
3201 |
14 |
0 |
0 |
T25 |
8890 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553955573 |
0 |
2415 |
T1 |
260339 |
259172 |
0 |
3 |
T5 |
5186 |
5042 |
0 |
3 |
T6 |
4954 |
4696 |
0 |
3 |
T7 |
3470 |
3283 |
0 |
3 |
T15 |
2328 |
2141 |
0 |
3 |
T16 |
4796 |
4652 |
0 |
3 |
T22 |
2791 |
2676 |
0 |
3 |
T23 |
1596 |
1496 |
0 |
3 |
T24 |
3201 |
3071 |
0 |
3 |
T25 |
8890 |
8689 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
32674 |
0 |
0 |
T1 |
260339 |
213 |
0 |
0 |
T5 |
5186 |
6 |
0 |
0 |
T6 |
4954 |
19 |
0 |
0 |
T7 |
3470 |
8 |
0 |
0 |
T15 |
2328 |
11 |
0 |
0 |
T16 |
4796 |
5 |
0 |
0 |
T22 |
2791 |
3 |
0 |
0 |
T23 |
1596 |
7 |
0 |
0 |
T24 |
3201 |
18 |
0 |
0 |
T25 |
8890 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558239095 |
553962330 |
0 |
0 |
T1 |
260339 |
259174 |
0 |
0 |
T5 |
5186 |
5045 |
0 |
0 |
T6 |
4954 |
4699 |
0 |
0 |
T7 |
3470 |
3286 |
0 |
0 |
T15 |
2328 |
2144 |
0 |
0 |
T16 |
4796 |
4655 |
0 |
0 |
T22 |
2791 |
2679 |
0 |
0 |
T23 |
1596 |
1499 |
0 |
0 |
T24 |
3201 |
3074 |
0 |
0 |
T25 |
8890 |
8692 |
0 |
0 |