Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T2,T16
11CoveredT5,T1,T2

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 428957703 4480 0 0
g_div2.Div2Whole_A 428957703 5244 0 0
g_div4.Div4Stepped_A 213716247 4387 0 0
g_div4.Div4Whole_A 213716247 4959 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 428957703 4480 0 0
T1 847125 6 0 0
T2 404692 49 0 0
T3 0 66 0 0
T4 49149 0 0 0
T5 9265 13 0 0
T6 2463 0 0 0
T10 0 33 0 0
T16 1513 1 0 0
T17 14933 0 0 0
T18 2380 7 0 0
T19 142247 0 0 0
T20 143146 0 0 0
T104 0 2 0 0
T105 0 15 0 0
T106 0 7 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 428957703 5244 0 0
T1 847125 9 0 0
T2 404692 55 0 0
T3 0 67 0 0
T4 49149 0 0 0
T5 9265 13 0 0
T6 2463 0 0 0
T10 0 35 0 0
T16 1513 1 0 0
T17 14933 0 0 0
T18 2380 12 0 0
T19 142247 0 0 0
T20 143146 0 0 0
T104 0 2 0 0
T105 0 17 0 0
T106 0 9 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 213716247 4387 0 0
T1 423378 6 0 0
T2 201098 46 0 0
T3 0 66 0 0
T4 12511 0 0 0
T5 5812 13 0 0
T6 1185 0 0 0
T10 0 33 0 0
T16 768 1 0 0
T17 7420 0 0 0
T18 1309 7 0 0
T19 71077 0 0 0
T20 71520 0 0 0
T104 0 2 0 0
T105 0 15 0 0
T106 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 213716247 4959 0 0
T1 423378 8 0 0
T2 201098 52 0 0
T3 0 67 0 0
T4 12511 0 0 0
T5 5812 13 0 0
T6 1185 0 0 0
T10 0 32 0 0
T16 768 0 0 0
T17 7420 0 0 0
T18 1309 11 0 0
T19 71077 0 0 0
T20 71520 0 0 0
T104 0 2 0 0
T105 0 17 0 0
T106 0 6 0 0
T107 0 1 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T2,T16
11CoveredT5,T1,T2

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 428957703 4480 0 0
g_div2.Div2Whole_A 428957703 5244 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 428957703 4480 0 0
T1 847125 6 0 0
T2 404692 49 0 0
T3 0 66 0 0
T4 49149 0 0 0
T5 9265 13 0 0
T6 2463 0 0 0
T10 0 33 0 0
T16 1513 1 0 0
T17 14933 0 0 0
T18 2380 7 0 0
T19 142247 0 0 0
T20 143146 0 0 0
T104 0 2 0 0
T105 0 15 0 0
T106 0 7 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 428957703 5244 0 0
T1 847125 9 0 0
T2 404692 55 0 0
T3 0 67 0 0
T4 49149 0 0 0
T5 9265 13 0 0
T6 2463 0 0 0
T10 0 35 0 0
T16 1513 1 0 0
T17 14933 0 0 0
T18 2380 12 0 0
T19 142247 0 0 0
T20 143146 0 0 0
T104 0 2 0 0
T105 0 17 0 0
T106 0 9 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T2,T16
11CoveredT5,T1,T2

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 213716247 4387 0 0
g_div4.Div4Whole_A 213716247 4959 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 213716247 4387 0 0
T1 423378 6 0 0
T2 201098 46 0 0
T3 0 66 0 0
T4 12511 0 0 0
T5 5812 13 0 0
T6 1185 0 0 0
T10 0 33 0 0
T16 768 1 0 0
T17 7420 0 0 0
T18 1309 7 0 0
T19 71077 0 0 0
T20 71520 0 0 0
T104 0 2 0 0
T105 0 15 0 0
T106 0 6 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 213716247 4959 0 0
T1 423378 8 0 0
T2 201098 52 0 0
T3 0 67 0 0
T4 12511 0 0 0
T5 5812 13 0 0
T6 1185 0 0 0
T10 0 32 0 0
T16 768 0 0 0
T17 7420 0 0 0
T18 1309 11 0 0
T19 71077 0 0 0
T20 71520 0 0 0
T104 0 2 0 0
T105 0 17 0 0
T106 0 6 0 0
T107 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%