Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T1,T17
10CoveredT1,T17,T18
11CoveredT1,T17,T18

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 595862631 4670 0 0
g_div2.Div2Whole_A 595862631 5486 0 0
g_div4.Div4Stepped_A 297234065 4582 0 0
g_div4.Div4Whole_A 297234065 5245 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 595862631 4670 0 0
T1 909800 43 0 0
T2 0 21 0 0
T3 0 29 0 0
T4 56546 0 0 0
T5 91383 0 0 0
T7 9763 0 0 0
T17 3315 10 0 0
T18 2138 4 0 0
T19 9623 10 0 0
T20 2937 2 0 0
T21 3474 0 0 0
T22 14678 0 0 0
T64 0 3 0 0
T65 0 3 0 0
T76 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 595862631 5486 0 0
T1 909800 46 0 0
T2 0 22 0 0
T3 0 32 0 0
T4 56546 0 0 0
T5 91383 0 0 0
T7 9763 0 0 0
T17 3315 10 0 0
T18 2138 4 0 0
T19 9623 10 0 0
T20 2937 3 0 0
T21 3474 0 0 0
T22 14678 0 0 0
T64 0 8 0 0
T65 0 9 0 0
T76 0 6 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 297234065 4582 0 0
T1 454921 43 0 0
T2 0 21 0 0
T3 0 29 0 0
T4 28220 0 0 0
T5 45638 0 0 0
T7 4849 0 0 0
T17 1911 10 0 0
T18 1092 4 0 0
T19 5666 10 0 0
T20 1484 2 0 0
T21 1690 0 0 0
T22 7286 0 0 0
T64 0 2 0 0
T65 0 2 0 0
T76 0 3 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 297234065 5245 0 0
T1 454921 44 0 0
T2 0 22 0 0
T3 0 32 0 0
T4 28220 0 0 0
T5 45638 0 0 0
T7 4849 0 0 0
T17 1911 10 0 0
T18 1092 4 0 0
T19 5666 10 0 0
T20 1484 3 0 0
T21 1690 0 0 0
T22 7286 0 0 0
T64 0 6 0 0
T65 0 8 0 0
T76 0 6 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T1,T17
10CoveredT1,T17,T18
11CoveredT1,T17,T18

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 595862631 4670 0 0
g_div2.Div2Whole_A 595862631 5486 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 595862631 4670 0 0
T1 909800 43 0 0
T2 0 21 0 0
T3 0 29 0 0
T4 56546 0 0 0
T5 91383 0 0 0
T7 9763 0 0 0
T17 3315 10 0 0
T18 2138 4 0 0
T19 9623 10 0 0
T20 2937 2 0 0
T21 3474 0 0 0
T22 14678 0 0 0
T64 0 3 0 0
T65 0 3 0 0
T76 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 595862631 5486 0 0
T1 909800 46 0 0
T2 0 22 0 0
T3 0 32 0 0
T4 56546 0 0 0
T5 91383 0 0 0
T7 9763 0 0 0
T17 3315 10 0 0
T18 2138 4 0 0
T19 9623 10 0 0
T20 2937 3 0 0
T21 3474 0 0 0
T22 14678 0 0 0
T64 0 8 0 0
T65 0 9 0 0
T76 0 6 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT6,T1,T17
10CoveredT1,T17,T18
11CoveredT1,T17,T18

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 297234065 4582 0 0
g_div4.Div4Whole_A 297234065 5245 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 297234065 4582 0 0
T1 454921 43 0 0
T2 0 21 0 0
T3 0 29 0 0
T4 28220 0 0 0
T5 45638 0 0 0
T7 4849 0 0 0
T17 1911 10 0 0
T18 1092 4 0 0
T19 5666 10 0 0
T20 1484 2 0 0
T21 1690 0 0 0
T22 7286 0 0 0
T64 0 2 0 0
T65 0 2 0 0
T76 0 3 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 297234065 5245 0 0
T1 454921 44 0 0
T2 0 22 0 0
T3 0 32 0 0
T4 28220 0 0 0
T5 45638 0 0 0
T7 4849 0 0 0
T17 1911 10 0 0
T18 1092 4 0 0
T19 5666 10 0 0
T20 1484 3 0 0
T21 1690 0 0 0
T22 7286 0 0 0
T64 0 6 0 0
T65 0 8 0 0
T76 0 6 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%