Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
926141 |
917405 |
0 |
0 |
T4 |
1049343 |
166950 |
0 |
0 |
T5 |
70243 |
64158 |
0 |
0 |
T6 |
45855 |
42246 |
0 |
0 |
T7 |
39703 |
34940 |
0 |
0 |
T23 |
71360 |
66411 |
0 |
0 |
T24 |
210635 |
209848 |
0 |
0 |
T25 |
166575 |
163046 |
0 |
0 |
T26 |
302321 |
300421 |
0 |
0 |
T27 |
37585 |
34809 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
960646896 |
943102032 |
0 |
14490 |
T1 |
86070 |
85062 |
0 |
18 |
T4 |
165228 |
12000 |
0 |
18 |
T5 |
15930 |
14430 |
0 |
18 |
T6 |
10338 |
9426 |
0 |
18 |
T7 |
9306 |
8154 |
0 |
18 |
T23 |
14082 |
12996 |
0 |
18 |
T24 |
6756 |
6708 |
0 |
18 |
T25 |
19188 |
18696 |
0 |
18 |
T26 |
10956 |
10860 |
0 |
18 |
T27 |
8646 |
7956 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
325177 |
321536 |
0 |
21 |
T4 |
333817 |
24358 |
0 |
21 |
T5 |
18886 |
17106 |
0 |
21 |
T6 |
12349 |
11261 |
0 |
21 |
T7 |
10488 |
9108 |
0 |
21 |
T23 |
20431 |
18864 |
0 |
21 |
T24 |
82013 |
81640 |
0 |
21 |
T25 |
55980 |
54592 |
0 |
21 |
T26 |
116937 |
116052 |
0 |
21 |
T27 |
10030 |
9229 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196160 |
0 |
0 |
T1 |
325177 |
276 |
0 |
0 |
T2 |
1692143 |
908 |
0 |
0 |
T4 |
333817 |
32 |
0 |
0 |
T5 |
10948 |
16 |
0 |
0 |
T6 |
10626 |
72 |
0 |
0 |
T7 |
8937 |
19 |
0 |
0 |
T17 |
2561 |
0 |
0 |
0 |
T18 |
1128 |
40 |
0 |
0 |
T21 |
0 |
103 |
0 |
0 |
T22 |
0 |
38 |
0 |
0 |
T23 |
20431 |
130 |
0 |
0 |
T24 |
82013 |
56 |
0 |
0 |
T25 |
55980 |
226 |
0 |
0 |
T26 |
116937 |
76 |
0 |
0 |
T27 |
10030 |
16 |
0 |
0 |
T80 |
0 |
66 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
T109 |
0 |
112 |
0 |
0 |
T110 |
0 |
29 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
514894 |
510651 |
0 |
0 |
T4 |
550298 |
130280 |
0 |
0 |
T5 |
35427 |
32583 |
0 |
0 |
T6 |
23168 |
21520 |
0 |
0 |
T7 |
19909 |
17639 |
0 |
0 |
T23 |
36847 |
34512 |
0 |
0 |
T24 |
121866 |
121461 |
0 |
0 |
T25 |
91407 |
89680 |
0 |
0 |
T26 |
174428 |
173470 |
0 |
0 |
T27 |
18909 |
17585 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429061536 |
424235508 |
0 |
0 |
T1 |
57383 |
56754 |
0 |
0 |
T4 |
53949 |
3962 |
0 |
0 |
T5 |
2628 |
2383 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1494 |
1305 |
0 |
0 |
T23 |
3045 |
2815 |
0 |
0 |
T24 |
15437 |
15371 |
0 |
0 |
T25 |
9596 |
9366 |
0 |
0 |
T26 |
21925 |
21763 |
0 |
0 |
T27 |
1384 |
1276 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429061536 |
424228227 |
0 |
2415 |
T1 |
57383 |
56742 |
0 |
3 |
T4 |
53949 |
3938 |
0 |
3 |
T5 |
2628 |
2380 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1494 |
1302 |
0 |
3 |
T23 |
3045 |
2812 |
0 |
3 |
T24 |
15437 |
15368 |
0 |
3 |
T25 |
9596 |
9360 |
0 |
3 |
T26 |
21925 |
21760 |
0 |
3 |
T27 |
1384 |
1273 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429061536 |
26305 |
0 |
0 |
T1 |
57383 |
72 |
0 |
0 |
T2 |
796685 |
378 |
0 |
0 |
T4 |
53949 |
0 |
0 |
0 |
T6 |
1723 |
20 |
0 |
0 |
T7 |
1494 |
0 |
0 |
0 |
T18 |
0 |
20 |
0 |
0 |
T21 |
0 |
49 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T23 |
3045 |
37 |
0 |
0 |
T24 |
15437 |
0 |
0 |
0 |
T25 |
9596 |
45 |
0 |
0 |
T26 |
21925 |
0 |
0 |
0 |
T27 |
1384 |
4 |
0 |
0 |
T109 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T23,T25,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T23,T25,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T23,T25,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T23,T25,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T1 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T1 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T1 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T1 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
16216 |
0 |
0 |
T1 |
14345 |
48 |
0 |
0 |
T2 |
447729 |
256 |
0 |
0 |
T4 |
27538 |
0 |
0 |
0 |
T17 |
2561 |
0 |
0 |
0 |
T18 |
1128 |
2 |
0 |
0 |
T21 |
0 |
27 |
0 |
0 |
T23 |
2347 |
24 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
3198 |
26 |
0 |
0 |
T26 |
1826 |
0 |
0 |
0 |
T27 |
1441 |
0 |
0 |
0 |
T80 |
0 |
66 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
T109 |
0 |
29 |
0 |
0 |
T110 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T23,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T23,T25 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
18629 |
0 |
0 |
T1 |
14345 |
54 |
0 |
0 |
T2 |
447729 |
274 |
0 |
0 |
T4 |
27538 |
0 |
0 |
0 |
T6 |
1723 |
18 |
0 |
0 |
T7 |
1551 |
0 |
0 |
0 |
T18 |
0 |
18 |
0 |
0 |
T21 |
0 |
27 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T23 |
2347 |
21 |
0 |
0 |
T24 |
1126 |
0 |
0 |
0 |
T25 |
3198 |
44 |
0 |
0 |
T26 |
1826 |
0 |
0 |
0 |
T27 |
1441 |
4 |
0 |
0 |
T109 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
456005055 |
0 |
0 |
T1 |
59776 |
59494 |
0 |
0 |
T4 |
56198 |
32158 |
0 |
0 |
T5 |
2737 |
2597 |
0 |
0 |
T6 |
1795 |
1740 |
0 |
0 |
T7 |
1473 |
1332 |
0 |
0 |
T23 |
3173 |
3047 |
0 |
0 |
T24 |
16081 |
16040 |
0 |
0 |
T25 |
9997 |
9870 |
0 |
0 |
T26 |
22840 |
22756 |
0 |
0 |
T27 |
1441 |
1357 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
456005055 |
0 |
0 |
T1 |
59776 |
59494 |
0 |
0 |
T4 |
56198 |
32158 |
0 |
0 |
T5 |
2737 |
2597 |
0 |
0 |
T6 |
1795 |
1740 |
0 |
0 |
T7 |
1473 |
1332 |
0 |
0 |
T23 |
3173 |
3047 |
0 |
0 |
T24 |
16081 |
16040 |
0 |
0 |
T25 |
9997 |
9870 |
0 |
0 |
T26 |
22840 |
22756 |
0 |
0 |
T27 |
1441 |
1357 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429061536 |
426694004 |
0 |
0 |
T1 |
57383 |
57110 |
0 |
0 |
T4 |
53949 |
30870 |
0 |
0 |
T5 |
2628 |
2493 |
0 |
0 |
T6 |
1723 |
1670 |
0 |
0 |
T7 |
1494 |
1359 |
0 |
0 |
T23 |
3045 |
2924 |
0 |
0 |
T24 |
15437 |
15398 |
0 |
0 |
T25 |
9596 |
9476 |
0 |
0 |
T26 |
21925 |
21845 |
0 |
0 |
T27 |
1384 |
1304 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429061536 |
426694004 |
0 |
0 |
T1 |
57383 |
57110 |
0 |
0 |
T4 |
53949 |
30870 |
0 |
0 |
T5 |
2628 |
2493 |
0 |
0 |
T6 |
1723 |
1670 |
0 |
0 |
T7 |
1494 |
1359 |
0 |
0 |
T23 |
3045 |
2924 |
0 |
0 |
T24 |
15437 |
15398 |
0 |
0 |
T25 |
9596 |
9476 |
0 |
0 |
T26 |
21925 |
21845 |
0 |
0 |
T27 |
1384 |
1304 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214562743 |
214562743 |
0 |
0 |
T1 |
29246 |
29246 |
0 |
0 |
T4 |
15437 |
15437 |
0 |
0 |
T5 |
1247 |
1247 |
0 |
0 |
T6 |
847 |
847 |
0 |
0 |
T7 |
680 |
680 |
0 |
0 |
T23 |
1556 |
1556 |
0 |
0 |
T24 |
7699 |
7699 |
0 |
0 |
T25 |
5228 |
5228 |
0 |
0 |
T26 |
10923 |
10923 |
0 |
0 |
T27 |
655 |
655 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214562743 |
214562743 |
0 |
0 |
T1 |
29246 |
29246 |
0 |
0 |
T4 |
15437 |
15437 |
0 |
0 |
T5 |
1247 |
1247 |
0 |
0 |
T6 |
847 |
847 |
0 |
0 |
T7 |
680 |
680 |
0 |
0 |
T23 |
1556 |
1556 |
0 |
0 |
T24 |
7699 |
7699 |
0 |
0 |
T25 |
5228 |
5228 |
0 |
0 |
T26 |
10923 |
10923 |
0 |
0 |
T27 |
655 |
655 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107280830 |
107280830 |
0 |
0 |
T1 |
14622 |
14622 |
0 |
0 |
T4 |
7719 |
7719 |
0 |
0 |
T5 |
623 |
623 |
0 |
0 |
T6 |
423 |
423 |
0 |
0 |
T7 |
340 |
340 |
0 |
0 |
T23 |
777 |
777 |
0 |
0 |
T24 |
3850 |
3850 |
0 |
0 |
T25 |
2612 |
2612 |
0 |
0 |
T26 |
5461 |
5461 |
0 |
0 |
T27 |
327 |
327 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
107280830 |
107280830 |
0 |
0 |
T1 |
14622 |
14622 |
0 |
0 |
T4 |
7719 |
7719 |
0 |
0 |
T5 |
623 |
623 |
0 |
0 |
T6 |
423 |
423 |
0 |
0 |
T7 |
340 |
340 |
0 |
0 |
T23 |
777 |
777 |
0 |
0 |
T24 |
3850 |
3850 |
0 |
0 |
T25 |
2612 |
2612 |
0 |
0 |
T26 |
5461 |
5461 |
0 |
0 |
T27 |
327 |
327 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219943031 |
218743883 |
0 |
0 |
T1 |
28693 |
28557 |
0 |
0 |
T4 |
26975 |
15436 |
0 |
0 |
T5 |
1314 |
1247 |
0 |
0 |
T6 |
862 |
836 |
0 |
0 |
T7 |
724 |
656 |
0 |
0 |
T23 |
1522 |
1462 |
0 |
0 |
T24 |
7719 |
7700 |
0 |
0 |
T25 |
4798 |
4738 |
0 |
0 |
T26 |
10963 |
10923 |
0 |
0 |
T27 |
692 |
652 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219943031 |
218743883 |
0 |
0 |
T1 |
28693 |
28557 |
0 |
0 |
T4 |
26975 |
15436 |
0 |
0 |
T5 |
1314 |
1247 |
0 |
0 |
T6 |
862 |
836 |
0 |
0 |
T7 |
724 |
656 |
0 |
0 |
T23 |
1522 |
1462 |
0 |
0 |
T24 |
7719 |
7700 |
0 |
0 |
T25 |
4798 |
4738 |
0 |
0 |
T26 |
10963 |
10923 |
0 |
0 |
T27 |
692 |
652 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157183672 |
0 |
2415 |
T1 |
14345 |
14177 |
0 |
3 |
T4 |
27538 |
2000 |
0 |
3 |
T5 |
2655 |
2405 |
0 |
3 |
T6 |
1723 |
1571 |
0 |
3 |
T7 |
1551 |
1359 |
0 |
3 |
T23 |
2347 |
2166 |
0 |
3 |
T24 |
1126 |
1118 |
0 |
3 |
T25 |
3198 |
3116 |
0 |
3 |
T26 |
1826 |
1810 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
160107816 |
157191140 |
0 |
0 |
T1 |
14345 |
14189 |
0 |
0 |
T4 |
27538 |
2024 |
0 |
0 |
T5 |
2655 |
2408 |
0 |
0 |
T6 |
1723 |
1574 |
0 |
0 |
T7 |
1551 |
1362 |
0 |
0 |
T23 |
2347 |
2169 |
0 |
0 |
T24 |
1126 |
1121 |
0 |
0 |
T25 |
3198 |
3122 |
0 |
0 |
T26 |
1826 |
1813 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453403484 |
0 |
2415 |
T1 |
59776 |
59110 |
0 |
3 |
T4 |
56198 |
4105 |
0 |
3 |
T5 |
2737 |
2479 |
0 |
3 |
T6 |
1795 |
1637 |
0 |
3 |
T7 |
1473 |
1272 |
0 |
3 |
T23 |
3173 |
2930 |
0 |
3 |
T24 |
16081 |
16009 |
0 |
3 |
T25 |
9997 |
9750 |
0 |
3 |
T26 |
22840 |
22668 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
33709 |
0 |
0 |
T1 |
59776 |
26 |
0 |
0 |
T4 |
56198 |
8 |
0 |
0 |
T5 |
2737 |
4 |
0 |
0 |
T6 |
1795 |
9 |
0 |
0 |
T7 |
1473 |
8 |
0 |
0 |
T23 |
3173 |
12 |
0 |
0 |
T24 |
16081 |
13 |
0 |
0 |
T25 |
9997 |
27 |
0 |
0 |
T26 |
22840 |
18 |
0 |
0 |
T27 |
1441 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453403484 |
0 |
2415 |
T1 |
59776 |
59110 |
0 |
3 |
T4 |
56198 |
4105 |
0 |
3 |
T5 |
2737 |
2479 |
0 |
3 |
T6 |
1795 |
1637 |
0 |
3 |
T7 |
1473 |
1272 |
0 |
3 |
T23 |
3173 |
2930 |
0 |
3 |
T24 |
16081 |
16009 |
0 |
3 |
T25 |
9997 |
9750 |
0 |
3 |
T26 |
22840 |
22668 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
33636 |
0 |
0 |
T1 |
59776 |
25 |
0 |
0 |
T4 |
56198 |
8 |
0 |
0 |
T5 |
2737 |
4 |
0 |
0 |
T6 |
1795 |
5 |
0 |
0 |
T7 |
1473 |
5 |
0 |
0 |
T23 |
3173 |
12 |
0 |
0 |
T24 |
16081 |
21 |
0 |
0 |
T25 |
9997 |
33 |
0 |
0 |
T26 |
22840 |
14 |
0 |
0 |
T27 |
1441 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453403484 |
0 |
2415 |
T1 |
59776 |
59110 |
0 |
3 |
T4 |
56198 |
4105 |
0 |
3 |
T5 |
2737 |
2479 |
0 |
3 |
T6 |
1795 |
1637 |
0 |
3 |
T7 |
1473 |
1272 |
0 |
3 |
T23 |
3173 |
2930 |
0 |
3 |
T24 |
16081 |
16009 |
0 |
3 |
T25 |
9997 |
9750 |
0 |
3 |
T26 |
22840 |
22668 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
34007 |
0 |
0 |
T1 |
59776 |
28 |
0 |
0 |
T4 |
56198 |
8 |
0 |
0 |
T5 |
2737 |
4 |
0 |
0 |
T6 |
1795 |
13 |
0 |
0 |
T7 |
1473 |
1 |
0 |
0 |
T23 |
3173 |
16 |
0 |
0 |
T24 |
16081 |
9 |
0 |
0 |
T25 |
9997 |
29 |
0 |
0 |
T26 |
22840 |
26 |
0 |
0 |
T27 |
1441 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453403484 |
0 |
2415 |
T1 |
59776 |
59110 |
0 |
3 |
T4 |
56198 |
4105 |
0 |
3 |
T5 |
2737 |
2479 |
0 |
3 |
T6 |
1795 |
1637 |
0 |
3 |
T7 |
1473 |
1272 |
0 |
3 |
T23 |
3173 |
2930 |
0 |
3 |
T24 |
16081 |
16009 |
0 |
3 |
T25 |
9997 |
9750 |
0 |
3 |
T26 |
22840 |
22668 |
0 |
3 |
T27 |
1441 |
1326 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
33658 |
0 |
0 |
T1 |
59776 |
23 |
0 |
0 |
T4 |
56198 |
8 |
0 |
0 |
T5 |
2737 |
4 |
0 |
0 |
T6 |
1795 |
7 |
0 |
0 |
T7 |
1473 |
5 |
0 |
0 |
T23 |
3173 |
8 |
0 |
0 |
T24 |
16081 |
13 |
0 |
0 |
T25 |
9997 |
22 |
0 |
0 |
T26 |
22840 |
18 |
0 |
0 |
T27 |
1441 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
458509598 |
453410822 |
0 |
0 |
T1 |
59776 |
59122 |
0 |
0 |
T4 |
56198 |
4129 |
0 |
0 |
T5 |
2737 |
2482 |
0 |
0 |
T6 |
1795 |
1640 |
0 |
0 |
T7 |
1473 |
1275 |
0 |
0 |
T23 |
3173 |
2933 |
0 |
0 |
T24 |
16081 |
16012 |
0 |
0 |
T25 |
9997 |
9756 |
0 |
0 |
T26 |
22840 |
22671 |
0 |
0 |
T27 |
1441 |
1329 |
0 |
0 |