Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T3 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2381940 |
2380642 |
0 |
0 |
T2 |
828356 |
822140 |
0 |
0 |
T3 |
1683925 |
1680512 |
0 |
0 |
T4 |
686138 |
184784 |
0 |
0 |
T5 |
50984 |
47851 |
0 |
0 |
T6 |
76284 |
73382 |
0 |
0 |
T7 |
60973 |
57285 |
0 |
0 |
T18 |
41996 |
39644 |
0 |
0 |
T19 |
5562753 |
5553200 |
0 |
0 |
T20 |
70975 |
69552 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
940889562 |
925118094 |
0 |
14490 |
T1 |
542028 |
541692 |
0 |
18 |
T2 |
112050 |
111090 |
0 |
18 |
T3 |
369846 |
368988 |
0 |
18 |
T4 |
66762 |
9984 |
0 |
18 |
T5 |
7884 |
7332 |
0 |
18 |
T6 |
9576 |
9132 |
0 |
18 |
T7 |
13734 |
12828 |
0 |
18 |
T18 |
9516 |
8934 |
0 |
18 |
T19 |
1345236 |
1342884 |
0 |
18 |
T20 |
6600 |
6426 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
637891 |
637491 |
0 |
21 |
T2 |
268925 |
266672 |
0 |
21 |
T3 |
459256 |
458186 |
0 |
21 |
T4 |
243022 |
36658 |
0 |
21 |
T5 |
15930 |
14819 |
0 |
21 |
T6 |
25194 |
24049 |
0 |
21 |
T7 |
16407 |
15326 |
0 |
21 |
T18 |
11281 |
10591 |
0 |
21 |
T19 |
1441227 |
1438440 |
0 |
21 |
T20 |
24951 |
24327 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
190356 |
0 |
0 |
T1 |
637891 |
4 |
0 |
0 |
T2 |
268925 |
320 |
0 |
0 |
T3 |
459256 |
4 |
0 |
0 |
T4 |
243022 |
28 |
0 |
0 |
T5 |
15930 |
59 |
0 |
0 |
T6 |
25194 |
73 |
0 |
0 |
T7 |
16407 |
125 |
0 |
0 |
T11 |
0 |
858 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T18 |
11281 |
47 |
0 |
0 |
T19 |
1441227 |
8 |
0 |
0 |
T20 |
24951 |
16 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T28 |
0 |
105 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T47 |
0 |
60 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1202021 |
1201420 |
0 |
0 |
T2 |
447381 |
444300 |
0 |
0 |
T3 |
854823 |
853299 |
0 |
0 |
T4 |
376354 |
137821 |
0 |
0 |
T5 |
27170 |
25661 |
0 |
0 |
T6 |
41514 |
40162 |
0 |
0 |
T7 |
30832 |
29092 |
0 |
0 |
T18 |
21199 |
20080 |
0 |
0 |
T19 |
2776290 |
2771798 |
0 |
0 |
T20 |
39424 |
38760 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465363841 |
461113056 |
0 |
0 |
T1 |
88491 |
88438 |
0 |
0 |
T2 |
44819 |
44452 |
0 |
0 |
T3 |
65026 |
64877 |
0 |
0 |
T4 |
42728 |
6471 |
0 |
0 |
T5 |
2574 |
2398 |
0 |
0 |
T6 |
4258 |
4068 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1569 |
1476 |
0 |
0 |
T19 |
164283 |
163902 |
0 |
0 |
T20 |
4403 |
4296 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465363841 |
461105930 |
0 |
2415 |
T1 |
88491 |
88435 |
0 |
3 |
T2 |
44819 |
44446 |
0 |
3 |
T3 |
65026 |
64874 |
0 |
3 |
T4 |
42728 |
6450 |
0 |
3 |
T5 |
2574 |
2395 |
0 |
3 |
T6 |
4258 |
4065 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1569 |
1473 |
0 |
3 |
T19 |
164283 |
163896 |
0 |
3 |
T20 |
4403 |
4293 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465363841 |
26713 |
0 |
0 |
T1 |
88491 |
0 |
0 |
0 |
T2 |
44819 |
45 |
0 |
0 |
T3 |
65026 |
0 |
0 |
0 |
T4 |
42728 |
0 |
0 |
0 |
T5 |
2574 |
16 |
0 |
0 |
T6 |
4258 |
15 |
0 |
0 |
T7 |
2289 |
37 |
0 |
0 |
T11 |
0 |
368 |
0 |
0 |
T18 |
1569 |
14 |
0 |
0 |
T19 |
164283 |
0 |
0 |
0 |
T20 |
4403 |
0 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T28 |
0 |
33 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T47 |
0 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
16694 |
0 |
0 |
T1 |
90338 |
0 |
0 |
0 |
T2 |
18675 |
27 |
0 |
0 |
T3 |
61641 |
0 |
0 |
0 |
T4 |
11127 |
0 |
0 |
0 |
T5 |
1314 |
7 |
0 |
0 |
T6 |
1596 |
12 |
0 |
0 |
T7 |
2289 |
22 |
0 |
0 |
T11 |
0 |
236 |
0 |
0 |
T18 |
1586 |
10 |
0 |
0 |
T19 |
224206 |
0 |
0 |
0 |
T20 |
1100 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T28 |
0 |
37 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T47 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
18979 |
0 |
0 |
T1 |
90338 |
0 |
0 |
0 |
T2 |
18675 |
23 |
0 |
0 |
T3 |
61641 |
0 |
0 |
0 |
T4 |
11127 |
0 |
0 |
0 |
T5 |
1314 |
6 |
0 |
0 |
T6 |
1596 |
14 |
0 |
0 |
T7 |
2289 |
18 |
0 |
0 |
T11 |
0 |
254 |
0 |
0 |
T12 |
0 |
93 |
0 |
0 |
T18 |
1586 |
3 |
0 |
0 |
T19 |
224206 |
0 |
0 |
0 |
T20 |
1100 |
0 |
0 |
0 |
T28 |
0 |
35 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T47 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
493780287 |
0 |
0 |
T1 |
92181 |
92155 |
0 |
0 |
T2 |
46689 |
46434 |
0 |
0 |
T3 |
67737 |
67711 |
0 |
0 |
T4 |
44510 |
31869 |
0 |
0 |
T5 |
2682 |
2584 |
0 |
0 |
T6 |
4436 |
4381 |
0 |
0 |
T7 |
2385 |
2288 |
0 |
0 |
T18 |
1635 |
1566 |
0 |
0 |
T19 |
207133 |
206893 |
0 |
0 |
T20 |
4587 |
4561 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
493780287 |
0 |
0 |
T1 |
92181 |
92155 |
0 |
0 |
T2 |
46689 |
46434 |
0 |
0 |
T3 |
67737 |
67711 |
0 |
0 |
T4 |
44510 |
31869 |
0 |
0 |
T5 |
2682 |
2584 |
0 |
0 |
T6 |
4436 |
4381 |
0 |
0 |
T7 |
2385 |
2288 |
0 |
0 |
T18 |
1635 |
1566 |
0 |
0 |
T19 |
207133 |
206893 |
0 |
0 |
T20 |
4587 |
4561 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465363841 |
463262427 |
0 |
0 |
T1 |
88491 |
88466 |
0 |
0 |
T2 |
44819 |
44575 |
0 |
0 |
T3 |
65026 |
65001 |
0 |
0 |
T4 |
42728 |
30595 |
0 |
0 |
T5 |
2574 |
2480 |
0 |
0 |
T6 |
4258 |
4205 |
0 |
0 |
T7 |
2289 |
2196 |
0 |
0 |
T18 |
1569 |
1503 |
0 |
0 |
T19 |
164283 |
164054 |
0 |
0 |
T20 |
4403 |
4378 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
465363841 |
463262427 |
0 |
0 |
T1 |
88491 |
88466 |
0 |
0 |
T2 |
44819 |
44575 |
0 |
0 |
T3 |
65026 |
65001 |
0 |
0 |
T4 |
42728 |
30595 |
0 |
0 |
T5 |
2574 |
2480 |
0 |
0 |
T6 |
4258 |
4205 |
0 |
0 |
T7 |
2289 |
2196 |
0 |
0 |
T18 |
1569 |
1503 |
0 |
0 |
T19 |
164283 |
164054 |
0 |
0 |
T20 |
4403 |
4378 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231981232 |
231981232 |
0 |
0 |
T1 |
44233 |
44233 |
0 |
0 |
T2 |
23105 |
23105 |
0 |
0 |
T3 |
32501 |
32501 |
0 |
0 |
T4 |
15300 |
15300 |
0 |
0 |
T5 |
1344 |
1344 |
0 |
0 |
T6 |
2248 |
2248 |
0 |
0 |
T7 |
1160 |
1160 |
0 |
0 |
T18 |
770 |
770 |
0 |
0 |
T19 |
82027 |
82027 |
0 |
0 |
T20 |
2189 |
2189 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
231981232 |
231981232 |
0 |
0 |
T1 |
44233 |
44233 |
0 |
0 |
T2 |
23105 |
23105 |
0 |
0 |
T3 |
32501 |
32501 |
0 |
0 |
T4 |
15300 |
15300 |
0 |
0 |
T5 |
1344 |
1344 |
0 |
0 |
T6 |
2248 |
2248 |
0 |
0 |
T7 |
1160 |
1160 |
0 |
0 |
T18 |
770 |
770 |
0 |
0 |
T19 |
82027 |
82027 |
0 |
0 |
T20 |
2189 |
2189 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115990036 |
115990036 |
0 |
0 |
T1 |
22117 |
22117 |
0 |
0 |
T2 |
11552 |
11552 |
0 |
0 |
T3 |
16250 |
16250 |
0 |
0 |
T4 |
7649 |
7649 |
0 |
0 |
T5 |
671 |
671 |
0 |
0 |
T6 |
1123 |
1123 |
0 |
0 |
T7 |
580 |
580 |
0 |
0 |
T18 |
385 |
385 |
0 |
0 |
T19 |
41014 |
41014 |
0 |
0 |
T20 |
1095 |
1095 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115990036 |
115990036 |
0 |
0 |
T1 |
22117 |
22117 |
0 |
0 |
T2 |
11552 |
11552 |
0 |
0 |
T3 |
16250 |
16250 |
0 |
0 |
T4 |
7649 |
7649 |
0 |
0 |
T5 |
671 |
671 |
0 |
0 |
T6 |
1123 |
1123 |
0 |
0 |
T7 |
580 |
580 |
0 |
0 |
T18 |
385 |
385 |
0 |
0 |
T19 |
41014 |
41014 |
0 |
0 |
T20 |
1095 |
1095 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
238010522 |
236952047 |
0 |
0 |
T1 |
44247 |
44235 |
0 |
0 |
T2 |
22410 |
22288 |
0 |
0 |
T3 |
32515 |
32502 |
0 |
0 |
T4 |
21365 |
15298 |
0 |
0 |
T5 |
1287 |
1240 |
0 |
0 |
T6 |
2129 |
2103 |
0 |
0 |
T7 |
1144 |
1098 |
0 |
0 |
T18 |
784 |
752 |
0 |
0 |
T19 |
108065 |
107950 |
0 |
0 |
T20 |
2202 |
2189 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
238010522 |
236952047 |
0 |
0 |
T1 |
44247 |
44235 |
0 |
0 |
T2 |
22410 |
22288 |
0 |
0 |
T3 |
32515 |
32502 |
0 |
0 |
T4 |
21365 |
15298 |
0 |
0 |
T5 |
1287 |
1240 |
0 |
0 |
T6 |
2129 |
2103 |
0 |
0 |
T7 |
1144 |
1098 |
0 |
0 |
T18 |
784 |
752 |
0 |
0 |
T19 |
108065 |
107950 |
0 |
0 |
T20 |
2202 |
2189 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154186349 |
0 |
2415 |
T1 |
90338 |
90282 |
0 |
3 |
T2 |
18675 |
18515 |
0 |
3 |
T3 |
61641 |
61498 |
0 |
3 |
T4 |
11127 |
1664 |
0 |
3 |
T5 |
1314 |
1222 |
0 |
3 |
T6 |
1596 |
1522 |
0 |
3 |
T7 |
2289 |
2138 |
0 |
3 |
T18 |
1586 |
1489 |
0 |
3 |
T19 |
224206 |
223814 |
0 |
3 |
T20 |
1100 |
1071 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
156814927 |
154193620 |
0 |
0 |
T1 |
90338 |
90285 |
0 |
0 |
T2 |
18675 |
18521 |
0 |
0 |
T3 |
61641 |
61501 |
0 |
0 |
T4 |
11127 |
1691 |
0 |
0 |
T5 |
1314 |
1225 |
0 |
0 |
T6 |
1596 |
1525 |
0 |
0 |
T7 |
2289 |
2141 |
0 |
0 |
T18 |
1586 |
1492 |
0 |
0 |
T19 |
224206 |
223820 |
0 |
0 |
T20 |
1100 |
1074 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491498187 |
0 |
2415 |
T1 |
92181 |
92123 |
0 |
3 |
T2 |
46689 |
46299 |
0 |
3 |
T3 |
67737 |
67579 |
0 |
3 |
T4 |
44510 |
6720 |
0 |
3 |
T5 |
2682 |
2495 |
0 |
3 |
T6 |
4436 |
4235 |
0 |
3 |
T7 |
2385 |
2228 |
0 |
3 |
T18 |
1635 |
1535 |
0 |
3 |
T19 |
207133 |
206729 |
0 |
3 |
T20 |
4587 |
4473 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
31822 |
0 |
0 |
T1 |
92181 |
1 |
0 |
0 |
T2 |
46689 |
57 |
0 |
0 |
T3 |
67737 |
1 |
0 |
0 |
T4 |
44510 |
7 |
0 |
0 |
T5 |
2682 |
7 |
0 |
0 |
T6 |
4436 |
5 |
0 |
0 |
T7 |
2385 |
10 |
0 |
0 |
T18 |
1635 |
5 |
0 |
0 |
T19 |
207133 |
2 |
0 |
0 |
T20 |
4587 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491498187 |
0 |
2415 |
T1 |
92181 |
92123 |
0 |
3 |
T2 |
46689 |
46299 |
0 |
3 |
T3 |
67737 |
67579 |
0 |
3 |
T4 |
44510 |
6720 |
0 |
3 |
T5 |
2682 |
2495 |
0 |
3 |
T6 |
4436 |
4235 |
0 |
3 |
T7 |
2385 |
2228 |
0 |
3 |
T18 |
1635 |
1535 |
0 |
3 |
T19 |
207133 |
206729 |
0 |
3 |
T20 |
4587 |
4473 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
32291 |
0 |
0 |
T1 |
92181 |
1 |
0 |
0 |
T2 |
46689 |
64 |
0 |
0 |
T3 |
67737 |
1 |
0 |
0 |
T4 |
44510 |
7 |
0 |
0 |
T5 |
2682 |
11 |
0 |
0 |
T6 |
4436 |
7 |
0 |
0 |
T7 |
2385 |
12 |
0 |
0 |
T18 |
1635 |
5 |
0 |
0 |
T19 |
207133 |
2 |
0 |
0 |
T20 |
4587 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491498187 |
0 |
2415 |
T1 |
92181 |
92123 |
0 |
3 |
T2 |
46689 |
46299 |
0 |
3 |
T3 |
67737 |
67579 |
0 |
3 |
T4 |
44510 |
6720 |
0 |
3 |
T5 |
2682 |
2495 |
0 |
3 |
T6 |
4436 |
4235 |
0 |
3 |
T7 |
2385 |
2228 |
0 |
3 |
T18 |
1635 |
1535 |
0 |
3 |
T19 |
207133 |
206729 |
0 |
3 |
T20 |
4587 |
4473 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
31907 |
0 |
0 |
T1 |
92181 |
1 |
0 |
0 |
T2 |
46689 |
55 |
0 |
0 |
T3 |
67737 |
1 |
0 |
0 |
T4 |
44510 |
7 |
0 |
0 |
T5 |
2682 |
7 |
0 |
0 |
T6 |
4436 |
11 |
0 |
0 |
T7 |
2385 |
14 |
0 |
0 |
T18 |
1635 |
3 |
0 |
0 |
T19 |
207133 |
2 |
0 |
0 |
T20 |
4587 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491498187 |
0 |
2415 |
T1 |
92181 |
92123 |
0 |
3 |
T2 |
46689 |
46299 |
0 |
3 |
T3 |
67737 |
67579 |
0 |
3 |
T4 |
44510 |
6720 |
0 |
3 |
T5 |
2682 |
2495 |
0 |
3 |
T6 |
4436 |
4235 |
0 |
3 |
T7 |
2385 |
2228 |
0 |
3 |
T18 |
1635 |
1535 |
0 |
3 |
T19 |
207133 |
206729 |
0 |
3 |
T20 |
4587 |
4473 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
31950 |
0 |
0 |
T1 |
92181 |
1 |
0 |
0 |
T2 |
46689 |
49 |
0 |
0 |
T3 |
67737 |
1 |
0 |
0 |
T4 |
44510 |
7 |
0 |
0 |
T5 |
2682 |
5 |
0 |
0 |
T6 |
4436 |
9 |
0 |
0 |
T7 |
2385 |
12 |
0 |
0 |
T18 |
1635 |
7 |
0 |
0 |
T19 |
207133 |
2 |
0 |
0 |
T20 |
4587 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
495970562 |
491505364 |
0 |
0 |
T1 |
92181 |
92126 |
0 |
0 |
T2 |
46689 |
46305 |
0 |
0 |
T3 |
67737 |
67582 |
0 |
0 |
T4 |
44510 |
6741 |
0 |
0 |
T5 |
2682 |
2498 |
0 |
0 |
T6 |
4436 |
4238 |
0 |
0 |
T7 |
2385 |
2231 |
0 |
0 |
T18 |
1635 |
1538 |
0 |
0 |
T19 |
207133 |
206735 |
0 |
0 |
T20 |
4587 |
4476 |
0 |
0 |