Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6367724 |
6363829 |
0 |
0 |
T2 |
4933022 |
4928007 |
0 |
0 |
T5 |
351506 |
348320 |
0 |
0 |
T6 |
63542 |
62086 |
0 |
0 |
T7 |
54969 |
50858 |
0 |
0 |
T8 |
105725 |
103601 |
0 |
0 |
T18 |
62097 |
59748 |
0 |
0 |
T19 |
1423508 |
1422186 |
0 |
0 |
T24 |
54475 |
51338 |
0 |
0 |
T25 |
84336 |
82050 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
957083430 |
940026684 |
0 |
14490 |
T1 |
1442058 |
1441062 |
0 |
18 |
T2 |
646716 |
645528 |
0 |
18 |
T5 |
28728 |
28452 |
0 |
18 |
T6 |
6384 |
6210 |
0 |
18 |
T7 |
8634 |
7896 |
0 |
18 |
T8 |
10080 |
9834 |
0 |
18 |
T18 |
9624 |
9198 |
0 |
18 |
T19 |
143604 |
143448 |
0 |
18 |
T24 |
11376 |
10668 |
0 |
18 |
T25 |
8340 |
8064 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1709617 |
1708432 |
0 |
21 |
T2 |
964044 |
962477 |
0 |
21 |
T5 |
125309 |
123941 |
0 |
21 |
T6 |
21978 |
21354 |
0 |
21 |
T7 |
17162 |
15706 |
0 |
21 |
T8 |
36711 |
35845 |
0 |
21 |
T18 |
19447 |
18591 |
0 |
21 |
T19 |
495482 |
494934 |
0 |
21 |
T24 |
15255 |
14310 |
0 |
21 |
T25 |
29316 |
28370 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
186234 |
0 |
0 |
T1 |
1709617 |
4 |
0 |
0 |
T2 |
964044 |
217 |
0 |
0 |
T5 |
125309 |
4 |
0 |
0 |
T6 |
15880 |
64 |
0 |
0 |
T7 |
11520 |
45 |
0 |
0 |
T8 |
36711 |
166 |
0 |
0 |
T11 |
0 |
373 |
0 |
0 |
T12 |
0 |
270 |
0 |
0 |
T18 |
19447 |
54 |
0 |
0 |
T19 |
495482 |
4 |
0 |
0 |
T20 |
10947 |
0 |
0 |
0 |
T21 |
6132 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T24 |
15255 |
88 |
0 |
0 |
T25 |
29316 |
70 |
0 |
0 |
T40 |
0 |
138 |
0 |
0 |
T123 |
0 |
36 |
0 |
0 |
T124 |
0 |
71 |
0 |
0 |
T125 |
0 |
96 |
0 |
0 |
T126 |
0 |
6 |
0 |
0 |
T127 |
0 |
56 |
0 |
0 |
T128 |
0 |
3 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3216049 |
3214296 |
0 |
0 |
T2 |
3322262 |
3319618 |
0 |
0 |
T5 |
197469 |
195888 |
0 |
0 |
T6 |
35180 |
34483 |
0 |
0 |
T7 |
29173 |
27217 |
0 |
0 |
T8 |
58934 |
57883 |
0 |
0 |
T18 |
33026 |
31920 |
0 |
0 |
T19 |
784422 |
783765 |
0 |
0 |
T24 |
27844 |
26321 |
0 |
0 |
T25 |
46680 |
45577 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398701291 |
394187683 |
0 |
0 |
T1 |
237851 |
237689 |
0 |
0 |
T2 |
139752 |
139529 |
0 |
0 |
T5 |
27045 |
26800 |
0 |
0 |
T6 |
3970 |
3863 |
0 |
0 |
T7 |
2764 |
2533 |
0 |
0 |
T8 |
6455 |
6306 |
0 |
0 |
T18 |
3143 |
3008 |
0 |
0 |
T19 |
72698 |
72605 |
0 |
0 |
T24 |
2219 |
2085 |
0 |
0 |
T25 |
5136 |
4973 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398701291 |
394180903 |
0 |
2415 |
T1 |
237851 |
237686 |
0 |
3 |
T2 |
139752 |
139525 |
0 |
3 |
T5 |
27045 |
26797 |
0 |
3 |
T6 |
3970 |
3860 |
0 |
3 |
T7 |
2764 |
2530 |
0 |
3 |
T8 |
6455 |
6303 |
0 |
3 |
T18 |
3143 |
3005 |
0 |
3 |
T19 |
72698 |
72602 |
0 |
3 |
T24 |
2219 |
2082 |
0 |
3 |
T25 |
5136 |
4970 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398701291 |
25764 |
0 |
0 |
T1 |
237851 |
0 |
0 |
0 |
T2 |
139752 |
0 |
0 |
0 |
T5 |
27045 |
0 |
0 |
0 |
T8 |
6455 |
39 |
0 |
0 |
T11 |
0 |
162 |
0 |
0 |
T18 |
3143 |
0 |
0 |
0 |
T19 |
72698 |
0 |
0 |
0 |
T20 |
7729 |
0 |
0 |
0 |
T21 |
2044 |
0 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T24 |
2219 |
0 |
0 |
0 |
T25 |
5136 |
16 |
0 |
0 |
T40 |
0 |
40 |
0 |
0 |
T123 |
0 |
21 |
0 |
0 |
T124 |
0 |
41 |
0 |
0 |
T125 |
0 |
40 |
0 |
0 |
T126 |
0 |
3 |
0 |
0 |
T127 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
16176 |
0 |
0 |
T1 |
240343 |
0 |
0 |
0 |
T2 |
107786 |
0 |
0 |
0 |
T5 |
4788 |
0 |
0 |
0 |
T8 |
1680 |
35 |
0 |
0 |
T11 |
0 |
99 |
0 |
0 |
T12 |
0 |
270 |
0 |
0 |
T18 |
1604 |
0 |
0 |
0 |
T19 |
23934 |
0 |
0 |
0 |
T20 |
1609 |
0 |
0 |
0 |
T21 |
2044 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T24 |
1896 |
0 |
0 |
0 |
T25 |
1390 |
11 |
0 |
0 |
T40 |
0 |
36 |
0 |
0 |
T124 |
0 |
15 |
0 |
0 |
T125 |
0 |
27 |
0 |
0 |
T127 |
0 |
9 |
0 |
0 |
T128 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T8,T25,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T25,T22 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
17994 |
0 |
0 |
T1 |
240343 |
0 |
0 |
0 |
T2 |
107786 |
0 |
0 |
0 |
T5 |
4788 |
0 |
0 |
0 |
T8 |
1680 |
31 |
0 |
0 |
T11 |
0 |
112 |
0 |
0 |
T18 |
1604 |
0 |
0 |
0 |
T19 |
23934 |
0 |
0 |
0 |
T20 |
1609 |
0 |
0 |
0 |
T21 |
2044 |
0 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T24 |
1896 |
0 |
0 |
0 |
T25 |
1390 |
7 |
0 |
0 |
T40 |
0 |
62 |
0 |
0 |
T123 |
0 |
15 |
0 |
0 |
T124 |
0 |
15 |
0 |
0 |
T125 |
0 |
29 |
0 |
0 |
T126 |
0 |
3 |
0 |
0 |
T127 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
424510561 |
0 |
0 |
T1 |
247770 |
247729 |
0 |
0 |
T2 |
152180 |
152061 |
0 |
0 |
T5 |
22172 |
22046 |
0 |
0 |
T6 |
3970 |
3930 |
0 |
0 |
T7 |
2880 |
2768 |
0 |
0 |
T8 |
6724 |
6641 |
0 |
0 |
T18 |
3274 |
3219 |
0 |
0 |
T19 |
93729 |
93675 |
0 |
0 |
T24 |
2311 |
2199 |
0 |
0 |
T25 |
5350 |
5281 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
424510561 |
0 |
0 |
T1 |
247770 |
247729 |
0 |
0 |
T2 |
152180 |
152061 |
0 |
0 |
T5 |
22172 |
22046 |
0 |
0 |
T6 |
3970 |
3930 |
0 |
0 |
T7 |
2880 |
2768 |
0 |
0 |
T8 |
6724 |
6641 |
0 |
0 |
T18 |
3274 |
3219 |
0 |
0 |
T19 |
93729 |
93675 |
0 |
0 |
T24 |
2311 |
2199 |
0 |
0 |
T25 |
5350 |
5281 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398701291 |
396444909 |
0 |
0 |
T1 |
237851 |
237812 |
0 |
0 |
T2 |
139752 |
139639 |
0 |
0 |
T5 |
27045 |
26924 |
0 |
0 |
T6 |
3970 |
3932 |
0 |
0 |
T7 |
2764 |
2657 |
0 |
0 |
T8 |
6455 |
6375 |
0 |
0 |
T18 |
3143 |
3090 |
0 |
0 |
T19 |
72698 |
72646 |
0 |
0 |
T24 |
2219 |
2112 |
0 |
0 |
T25 |
5136 |
5069 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398701291 |
396444909 |
0 |
0 |
T1 |
237851 |
237812 |
0 |
0 |
T2 |
139752 |
139639 |
0 |
0 |
T5 |
27045 |
26924 |
0 |
0 |
T6 |
3970 |
3932 |
0 |
0 |
T7 |
2764 |
2657 |
0 |
0 |
T8 |
6455 |
6375 |
0 |
0 |
T18 |
3143 |
3090 |
0 |
0 |
T19 |
72698 |
72646 |
0 |
0 |
T24 |
2219 |
2112 |
0 |
0 |
T25 |
5136 |
5069 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198478070 |
198478070 |
0 |
0 |
T1 |
118906 |
118906 |
0 |
0 |
T2 |
698198 |
698198 |
0 |
0 |
T5 |
13462 |
13462 |
0 |
0 |
T6 |
1966 |
1966 |
0 |
0 |
T7 |
1329 |
1329 |
0 |
0 |
T8 |
3701 |
3701 |
0 |
0 |
T18 |
1545 |
1545 |
0 |
0 |
T19 |
36323 |
36323 |
0 |
0 |
T24 |
1056 |
1056 |
0 |
0 |
T25 |
2591 |
2591 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198478070 |
198478070 |
0 |
0 |
T1 |
118906 |
118906 |
0 |
0 |
T2 |
698198 |
698198 |
0 |
0 |
T5 |
13462 |
13462 |
0 |
0 |
T6 |
1966 |
1966 |
0 |
0 |
T7 |
1329 |
1329 |
0 |
0 |
T8 |
3701 |
3701 |
0 |
0 |
T18 |
1545 |
1545 |
0 |
0 |
T19 |
36323 |
36323 |
0 |
0 |
T24 |
1056 |
1056 |
0 |
0 |
T25 |
2591 |
2591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99238459 |
99238459 |
0 |
0 |
T1 |
59453 |
59453 |
0 |
0 |
T2 |
349099 |
349099 |
0 |
0 |
T5 |
6731 |
6731 |
0 |
0 |
T6 |
983 |
983 |
0 |
0 |
T7 |
664 |
664 |
0 |
0 |
T8 |
1850 |
1850 |
0 |
0 |
T18 |
773 |
773 |
0 |
0 |
T19 |
18162 |
18162 |
0 |
0 |
T24 |
528 |
528 |
0 |
0 |
T25 |
1295 |
1295 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99238459 |
99238459 |
0 |
0 |
T1 |
59453 |
59453 |
0 |
0 |
T2 |
349099 |
349099 |
0 |
0 |
T5 |
6731 |
6731 |
0 |
0 |
T6 |
983 |
983 |
0 |
0 |
T7 |
664 |
664 |
0 |
0 |
T8 |
1850 |
1850 |
0 |
0 |
T18 |
773 |
773 |
0 |
0 |
T19 |
18162 |
18162 |
0 |
0 |
T24 |
528 |
528 |
0 |
0 |
T25 |
1295 |
1295 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204696144 |
203553899 |
0 |
0 |
T1 |
118931 |
118912 |
0 |
0 |
T2 |
727597 |
727029 |
0 |
0 |
T5 |
10643 |
10583 |
0 |
0 |
T6 |
2027 |
2008 |
0 |
0 |
T7 |
1382 |
1329 |
0 |
0 |
T8 |
3228 |
3188 |
0 |
0 |
T18 |
1571 |
1545 |
0 |
0 |
T19 |
44990 |
44965 |
0 |
0 |
T24 |
1110 |
1056 |
0 |
0 |
T25 |
2568 |
2535 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204696144 |
203553899 |
0 |
0 |
T1 |
118931 |
118912 |
0 |
0 |
T2 |
727597 |
727029 |
0 |
0 |
T5 |
10643 |
10583 |
0 |
0 |
T6 |
2027 |
2008 |
0 |
0 |
T7 |
1382 |
1329 |
0 |
0 |
T8 |
3228 |
3188 |
0 |
0 |
T18 |
1571 |
1545 |
0 |
0 |
T19 |
44990 |
44965 |
0 |
0 |
T24 |
1110 |
1056 |
0 |
0 |
T25 |
2568 |
2535 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156671114 |
0 |
2415 |
T1 |
240343 |
240177 |
0 |
3 |
T2 |
107786 |
107588 |
0 |
3 |
T5 |
4788 |
4742 |
0 |
3 |
T6 |
1064 |
1035 |
0 |
3 |
T7 |
1439 |
1316 |
0 |
3 |
T8 |
1680 |
1639 |
0 |
3 |
T18 |
1604 |
1533 |
0 |
3 |
T19 |
23934 |
23908 |
0 |
3 |
T24 |
1896 |
1778 |
0 |
3 |
T25 |
1390 |
1344 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
159513905 |
156678024 |
0 |
0 |
T1 |
240343 |
240180 |
0 |
0 |
T2 |
107786 |
107634 |
0 |
0 |
T5 |
4788 |
4745 |
0 |
0 |
T6 |
1064 |
1038 |
0 |
0 |
T7 |
1439 |
1319 |
0 |
0 |
T8 |
1680 |
1642 |
0 |
0 |
T18 |
1604 |
1536 |
0 |
0 |
T19 |
23934 |
23911 |
0 |
0 |
T24 |
1896 |
1781 |
0 |
0 |
T25 |
1390 |
1347 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422137699 |
0 |
2415 |
T1 |
247770 |
247598 |
0 |
3 |
T2 |
152180 |
151944 |
0 |
3 |
T5 |
22172 |
21915 |
0 |
3 |
T6 |
3970 |
3856 |
0 |
3 |
T7 |
2880 |
2636 |
0 |
3 |
T8 |
6724 |
6566 |
0 |
3 |
T18 |
3274 |
3130 |
0 |
3 |
T19 |
93729 |
93629 |
0 |
3 |
T24 |
2311 |
2168 |
0 |
3 |
T25 |
5350 |
5178 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
31641 |
0 |
0 |
T1 |
247770 |
1 |
0 |
0 |
T2 |
152180 |
60 |
0 |
0 |
T5 |
22172 |
1 |
0 |
0 |
T6 |
3970 |
16 |
0 |
0 |
T7 |
2880 |
12 |
0 |
0 |
T8 |
6724 |
14 |
0 |
0 |
T18 |
3274 |
16 |
0 |
0 |
T19 |
93729 |
1 |
0 |
0 |
T24 |
2311 |
22 |
0 |
0 |
T25 |
5350 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422137699 |
0 |
2415 |
T1 |
247770 |
247598 |
0 |
3 |
T2 |
152180 |
151944 |
0 |
3 |
T5 |
22172 |
21915 |
0 |
3 |
T6 |
3970 |
3856 |
0 |
3 |
T7 |
2880 |
2636 |
0 |
3 |
T8 |
6724 |
6566 |
0 |
3 |
T18 |
3274 |
3130 |
0 |
3 |
T19 |
93729 |
93629 |
0 |
3 |
T24 |
2311 |
2168 |
0 |
3 |
T25 |
5350 |
5178 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
31626 |
0 |
0 |
T1 |
247770 |
1 |
0 |
0 |
T2 |
152180 |
58 |
0 |
0 |
T5 |
22172 |
1 |
0 |
0 |
T6 |
3970 |
20 |
0 |
0 |
T7 |
2880 |
15 |
0 |
0 |
T8 |
6724 |
17 |
0 |
0 |
T18 |
3274 |
12 |
0 |
0 |
T19 |
93729 |
1 |
0 |
0 |
T24 |
2311 |
23 |
0 |
0 |
T25 |
5350 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422137699 |
0 |
2415 |
T1 |
247770 |
247598 |
0 |
3 |
T2 |
152180 |
151944 |
0 |
3 |
T5 |
22172 |
21915 |
0 |
3 |
T6 |
3970 |
3856 |
0 |
3 |
T7 |
2880 |
2636 |
0 |
3 |
T8 |
6724 |
6566 |
0 |
3 |
T18 |
3274 |
3130 |
0 |
3 |
T19 |
93729 |
93629 |
0 |
3 |
T24 |
2311 |
2168 |
0 |
3 |
T25 |
5350 |
5178 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
31559 |
0 |
0 |
T1 |
247770 |
1 |
0 |
0 |
T2 |
152180 |
51 |
0 |
0 |
T5 |
22172 |
1 |
0 |
0 |
T6 |
3970 |
16 |
0 |
0 |
T7 |
2880 |
9 |
0 |
0 |
T8 |
6724 |
16 |
0 |
0 |
T18 |
3274 |
14 |
0 |
0 |
T19 |
93729 |
1 |
0 |
0 |
T24 |
2311 |
25 |
0 |
0 |
T25 |
5350 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422137699 |
0 |
2415 |
T1 |
247770 |
247598 |
0 |
3 |
T2 |
152180 |
151944 |
0 |
3 |
T5 |
22172 |
21915 |
0 |
3 |
T6 |
3970 |
3856 |
0 |
3 |
T7 |
2880 |
2636 |
0 |
3 |
T8 |
6724 |
6566 |
0 |
3 |
T18 |
3274 |
3130 |
0 |
3 |
T19 |
93729 |
93629 |
0 |
3 |
T24 |
2311 |
2168 |
0 |
3 |
T25 |
5350 |
5178 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
31474 |
0 |
0 |
T1 |
247770 |
1 |
0 |
0 |
T2 |
152180 |
48 |
0 |
0 |
T5 |
22172 |
1 |
0 |
0 |
T6 |
3970 |
12 |
0 |
0 |
T7 |
2880 |
9 |
0 |
0 |
T8 |
6724 |
14 |
0 |
0 |
T18 |
3274 |
12 |
0 |
0 |
T19 |
93729 |
1 |
0 |
0 |
T24 |
2311 |
18 |
0 |
0 |
T25 |
5350 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426882127 |
422144522 |
0 |
0 |
T1 |
247770 |
247601 |
0 |
0 |
T2 |
152180 |
151947 |
0 |
0 |
T5 |
22172 |
21918 |
0 |
0 |
T6 |
3970 |
3859 |
0 |
0 |
T7 |
2880 |
2639 |
0 |
0 |
T8 |
6724 |
6569 |
0 |
0 |
T18 |
3274 |
3133 |
0 |
0 |
T19 |
93729 |
93632 |
0 |
0 |
T24 |
2311 |
2171 |
0 |
0 |
T25 |
5350 |
5181 |
0 |
0 |