Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 159513905 21171205 0 53


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 159513905 21171205 0 53
T1 240343 59468 0 1
T2 107786 11461 0 0
T3 0 10188 0 1
T4 109917 0 0 0
T5 4788 0 0 0
T11 0 14224 0 0
T12 0 803559 0 0
T13 0 656350 0 0
T14 0 5504 0 1
T15 0 36774 0 1
T16 0 304879 0 0
T17 0 0 0 1
T18 1604 0 0 0
T19 23934 0 0 0
T20 1609 0 0 0
T21 2044 0 0 0
T22 1575 0 0 0
T23 2009 0 0 0
T26 0 610 0 1
T130 0 0 0 1
T131 0 0 0 1
T132 0 0 0 1
T133 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%