Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T14 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
832851 |
828328 |
0 |
0 |
T2 |
6670406 |
6667331 |
0 |
0 |
T4 |
444486 |
131806 |
0 |
0 |
T5 |
126613 |
123350 |
0 |
0 |
T6 |
48268 |
46207 |
0 |
0 |
T14 |
43076 |
37706 |
0 |
0 |
T15 |
195235 |
193037 |
0 |
0 |
T16 |
51022 |
47437 |
0 |
0 |
T22 |
1877312 |
1684236 |
0 |
0 |
T23 |
334533 |
332649 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
893139354 |
878991252 |
0 |
14490 |
T1 |
127332 |
126540 |
0 |
18 |
T2 |
574656 |
574320 |
0 |
18 |
T4 |
36414 |
7272 |
0 |
18 |
T5 |
12162 |
11784 |
0 |
18 |
T6 |
7572 |
7182 |
0 |
18 |
T14 |
10062 |
8712 |
0 |
18 |
T15 |
8604 |
8478 |
0 |
18 |
T16 |
7704 |
7092 |
0 |
18 |
T22 |
68280 |
58584 |
0 |
18 |
T23 |
19956 |
19812 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
261729 |
260116 |
0 |
21 |
T2 |
2383597 |
2382264 |
0 |
21 |
T4 |
162672 |
32849 |
0 |
21 |
T5 |
44289 |
42957 |
0 |
21 |
T6 |
15054 |
14284 |
0 |
21 |
T14 |
11415 |
9829 |
0 |
21 |
T15 |
74028 |
73064 |
0 |
21 |
T16 |
16129 |
14862 |
0 |
21 |
T22 |
728376 |
638644 |
0 |
21 |
T23 |
124525 |
123694 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196255 |
0 |
0 |
T1 |
176844 |
4 |
0 |
0 |
T2 |
1800304 |
56 |
0 |
0 |
T3 |
0 |
215 |
0 |
0 |
T4 |
121400 |
24 |
0 |
0 |
T5 |
32448 |
12 |
0 |
0 |
T6 |
10104 |
12 |
0 |
0 |
T14 |
6496 |
56 |
0 |
0 |
T15 |
74028 |
150 |
0 |
0 |
T16 |
16129 |
71 |
0 |
0 |
T17 |
6243 |
0 |
0 |
0 |
T18 |
7012 |
62 |
0 |
0 |
T19 |
7616 |
0 |
0 |
0 |
T20 |
7651 |
0 |
0 |
0 |
T21 |
5248 |
49 |
0 |
0 |
T22 |
569048 |
12 |
0 |
0 |
T23 |
95060 |
246 |
0 |
0 |
T27 |
7736 |
89 |
0 |
0 |
T67 |
0 |
134 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T70 |
0 |
187 |
0 |
0 |
T71 |
0 |
34 |
0 |
0 |
T73 |
5427 |
52 |
0 |
0 |
T109 |
0 |
173 |
0 |
0 |
T110 |
9298 |
0 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
443790 |
441633 |
0 |
0 |
T2 |
3712153 |
3710661 |
0 |
0 |
T4 |
245400 |
91411 |
0 |
0 |
T5 |
70162 |
68570 |
0 |
0 |
T6 |
25642 |
24702 |
0 |
0 |
T14 |
21599 |
19126 |
0 |
0 |
T15 |
112603 |
111456 |
0 |
0 |
T16 |
27189 |
25444 |
0 |
0 |
T22 |
1080656 |
983069 |
0 |
0 |
T23 |
190052 |
189104 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398669474 |
394473747 |
0 |
0 |
T1 |
42441 |
42183 |
0 |
0 |
T2 |
391741 |
391510 |
0 |
0 |
T4 |
29134 |
5907 |
0 |
0 |
T5 |
7787 |
7556 |
0 |
0 |
T6 |
2426 |
2305 |
0 |
0 |
T14 |
1565 |
1348 |
0 |
0 |
T15 |
13772 |
13597 |
0 |
0 |
T16 |
2625 |
2421 |
0 |
0 |
T22 |
136568 |
120119 |
0 |
0 |
T23 |
22813 |
22665 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398669474 |
394466967 |
0 |
2415 |
T1 |
42441 |
42180 |
0 |
3 |
T2 |
391741 |
391504 |
0 |
3 |
T4 |
29134 |
5889 |
0 |
3 |
T5 |
7787 |
7553 |
0 |
3 |
T6 |
2426 |
2302 |
0 |
3 |
T14 |
1565 |
1345 |
0 |
3 |
T15 |
13772 |
13594 |
0 |
3 |
T16 |
2625 |
2418 |
0 |
3 |
T22 |
136568 |
119816 |
0 |
3 |
T23 |
22813 |
22662 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398669474 |
27625 |
0 |
0 |
T3 |
0 |
83 |
0 |
0 |
T15 |
13772 |
39 |
0 |
0 |
T16 |
2625 |
0 |
0 |
0 |
T17 |
2025 |
0 |
0 |
0 |
T18 |
4612 |
27 |
0 |
0 |
T19 |
3386 |
0 |
0 |
0 |
T20 |
6559 |
0 |
0 |
0 |
T21 |
1800 |
24 |
0 |
0 |
T27 |
5158 |
45 |
0 |
0 |
T67 |
0 |
71 |
0 |
0 |
T69 |
0 |
4 |
0 |
0 |
T70 |
0 |
112 |
0 |
0 |
T73 |
1771 |
14 |
0 |
0 |
T109 |
0 |
89 |
0 |
0 |
T110 |
3016 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
17198 |
0 |
0 |
T3 |
0 |
63 |
0 |
0 |
T15 |
1434 |
8 |
0 |
0 |
T16 |
1284 |
0 |
0 |
0 |
T17 |
2109 |
0 |
0 |
0 |
T18 |
1200 |
17 |
0 |
0 |
T19 |
2115 |
0 |
0 |
0 |
T20 |
546 |
0 |
0 |
0 |
T21 |
1724 |
17 |
0 |
0 |
T27 |
1289 |
26 |
0 |
0 |
T67 |
0 |
30 |
0 |
0 |
T70 |
0 |
31 |
0 |
0 |
T71 |
0 |
34 |
0 |
0 |
T73 |
1828 |
12 |
0 |
0 |
T109 |
0 |
36 |
0 |
0 |
T110 |
3141 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T15,T18,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T18,T21 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
19560 |
0 |
0 |
T3 |
0 |
69 |
0 |
0 |
T15 |
1434 |
33 |
0 |
0 |
T16 |
1284 |
0 |
0 |
0 |
T17 |
2109 |
0 |
0 |
0 |
T18 |
1200 |
18 |
0 |
0 |
T19 |
2115 |
0 |
0 |
0 |
T20 |
546 |
0 |
0 |
0 |
T21 |
1724 |
8 |
0 |
0 |
T27 |
1289 |
18 |
0 |
0 |
T67 |
0 |
33 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T70 |
0 |
44 |
0 |
0 |
T73 |
1828 |
26 |
0 |
0 |
T109 |
0 |
48 |
0 |
0 |
T110 |
3141 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
424642982 |
0 |
0 |
T1 |
44211 |
44085 |
0 |
0 |
T2 |
450076 |
449979 |
0 |
0 |
T4 |
30350 |
18795 |
0 |
0 |
T5 |
8112 |
8001 |
0 |
0 |
T6 |
2526 |
2500 |
0 |
0 |
T14 |
1624 |
1527 |
0 |
0 |
T15 |
14347 |
14221 |
0 |
0 |
T16 |
2734 |
2608 |
0 |
0 |
T22 |
142262 |
133585 |
0 |
0 |
T23 |
23765 |
23682 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
424642982 |
0 |
0 |
T1 |
44211 |
44085 |
0 |
0 |
T2 |
450076 |
449979 |
0 |
0 |
T4 |
30350 |
18795 |
0 |
0 |
T5 |
8112 |
8001 |
0 |
0 |
T6 |
2526 |
2500 |
0 |
0 |
T14 |
1624 |
1527 |
0 |
0 |
T15 |
14347 |
14221 |
0 |
0 |
T16 |
2734 |
2608 |
0 |
0 |
T22 |
142262 |
133585 |
0 |
0 |
T23 |
23765 |
23682 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398669474 |
396585718 |
0 |
0 |
T1 |
42441 |
42320 |
0 |
0 |
T2 |
391741 |
391647 |
0 |
0 |
T4 |
29134 |
18042 |
0 |
0 |
T5 |
7787 |
7679 |
0 |
0 |
T6 |
2426 |
2401 |
0 |
0 |
T14 |
1565 |
1471 |
0 |
0 |
T15 |
13772 |
13651 |
0 |
0 |
T16 |
2625 |
2504 |
0 |
0 |
T22 |
136568 |
128240 |
0 |
0 |
T23 |
22813 |
22734 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
398669474 |
396585718 |
0 |
0 |
T1 |
42441 |
42320 |
0 |
0 |
T2 |
391741 |
391647 |
0 |
0 |
T4 |
29134 |
18042 |
0 |
0 |
T5 |
7787 |
7679 |
0 |
0 |
T6 |
2426 |
2401 |
0 |
0 |
T14 |
1565 |
1471 |
0 |
0 |
T15 |
13772 |
13651 |
0 |
0 |
T16 |
2625 |
2504 |
0 |
0 |
T22 |
136568 |
128240 |
0 |
0 |
T23 |
22813 |
22734 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198552031 |
198552031 |
0 |
0 |
T1 |
21160 |
21160 |
0 |
0 |
T2 |
195824 |
195824 |
0 |
0 |
T4 |
9022 |
9022 |
0 |
0 |
T5 |
3840 |
3840 |
0 |
0 |
T6 |
1201 |
1201 |
0 |
0 |
T14 |
736 |
736 |
0 |
0 |
T15 |
7738 |
7738 |
0 |
0 |
T16 |
1252 |
1252 |
0 |
0 |
T22 |
64144 |
64144 |
0 |
0 |
T23 |
11367 |
11367 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198552031 |
198552031 |
0 |
0 |
T1 |
21160 |
21160 |
0 |
0 |
T2 |
195824 |
195824 |
0 |
0 |
T4 |
9022 |
9022 |
0 |
0 |
T5 |
3840 |
3840 |
0 |
0 |
T6 |
1201 |
1201 |
0 |
0 |
T14 |
736 |
736 |
0 |
0 |
T15 |
7738 |
7738 |
0 |
0 |
T16 |
1252 |
1252 |
0 |
0 |
T22 |
64144 |
64144 |
0 |
0 |
T23 |
11367 |
11367 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99275417 |
99275417 |
0 |
0 |
T1 |
10580 |
10580 |
0 |
0 |
T2 |
97912 |
97912 |
0 |
0 |
T4 |
4512 |
4512 |
0 |
0 |
T5 |
1920 |
1920 |
0 |
0 |
T6 |
600 |
600 |
0 |
0 |
T14 |
368 |
368 |
0 |
0 |
T15 |
3868 |
3868 |
0 |
0 |
T16 |
626 |
626 |
0 |
0 |
T22 |
32068 |
32068 |
0 |
0 |
T23 |
5684 |
5684 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99275417 |
99275417 |
0 |
0 |
T1 |
10580 |
10580 |
0 |
0 |
T2 |
97912 |
97912 |
0 |
0 |
T4 |
4512 |
4512 |
0 |
0 |
T5 |
1920 |
1920 |
0 |
0 |
T6 |
600 |
600 |
0 |
0 |
T14 |
368 |
368 |
0 |
0 |
T15 |
3868 |
3868 |
0 |
0 |
T16 |
626 |
626 |
0 |
0 |
T22 |
32068 |
32068 |
0 |
0 |
T23 |
5684 |
5684 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204773044 |
203714930 |
0 |
0 |
T1 |
21222 |
21162 |
0 |
0 |
T2 |
201640 |
201593 |
0 |
0 |
T4 |
14568 |
9022 |
0 |
0 |
T5 |
3893 |
3840 |
0 |
0 |
T6 |
1213 |
1200 |
0 |
0 |
T14 |
748 |
702 |
0 |
0 |
T15 |
6886 |
6826 |
0 |
0 |
T16 |
1312 |
1252 |
0 |
0 |
T22 |
68286 |
64118 |
0 |
0 |
T23 |
11407 |
11367 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204773044 |
203714930 |
0 |
0 |
T1 |
21222 |
21162 |
0 |
0 |
T2 |
201640 |
201593 |
0 |
0 |
T4 |
14568 |
9022 |
0 |
0 |
T5 |
3893 |
3840 |
0 |
0 |
T6 |
1213 |
1200 |
0 |
0 |
T14 |
748 |
702 |
0 |
0 |
T15 |
6886 |
6826 |
0 |
0 |
T16 |
1312 |
1252 |
0 |
0 |
T22 |
68286 |
64118 |
0 |
0 |
T23 |
11407 |
11367 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146498542 |
0 |
2415 |
T1 |
21222 |
21090 |
0 |
3 |
T2 |
95776 |
95720 |
0 |
3 |
T4 |
6069 |
1212 |
0 |
3 |
T5 |
2027 |
1964 |
0 |
3 |
T6 |
1262 |
1197 |
0 |
3 |
T14 |
1677 |
1452 |
0 |
3 |
T15 |
1434 |
1413 |
0 |
3 |
T16 |
1284 |
1182 |
0 |
3 |
T22 |
11380 |
9764 |
0 |
3 |
T23 |
3326 |
3302 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148856559 |
146505535 |
0 |
0 |
T1 |
21222 |
21093 |
0 |
0 |
T2 |
95776 |
95727 |
0 |
0 |
T4 |
6069 |
1235 |
0 |
0 |
T5 |
2027 |
1967 |
0 |
0 |
T6 |
1262 |
1200 |
0 |
0 |
T14 |
1677 |
1455 |
0 |
0 |
T15 |
1434 |
1416 |
0 |
0 |
T16 |
1284 |
1185 |
0 |
0 |
T22 |
11380 |
10067 |
0 |
0 |
T23 |
3326 |
3305 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422392396 |
0 |
2415 |
T1 |
44211 |
43939 |
0 |
3 |
T2 |
450076 |
449830 |
0 |
3 |
T4 |
30350 |
6134 |
0 |
3 |
T5 |
8112 |
7869 |
0 |
3 |
T6 |
2526 |
2397 |
0 |
3 |
T14 |
1624 |
1395 |
0 |
3 |
T15 |
14347 |
14161 |
0 |
3 |
T16 |
2734 |
2520 |
0 |
3 |
T22 |
142262 |
124825 |
0 |
3 |
T23 |
23765 |
23607 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
33159 |
0 |
0 |
T1 |
44211 |
1 |
0 |
0 |
T2 |
450076 |
14 |
0 |
0 |
T4 |
30350 |
6 |
0 |
0 |
T5 |
8112 |
3 |
0 |
0 |
T6 |
2526 |
3 |
0 |
0 |
T14 |
1624 |
12 |
0 |
0 |
T15 |
14347 |
16 |
0 |
0 |
T16 |
2734 |
14 |
0 |
0 |
T22 |
142262 |
3 |
0 |
0 |
T23 |
23765 |
55 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422392396 |
0 |
2415 |
T1 |
44211 |
43939 |
0 |
3 |
T2 |
450076 |
449830 |
0 |
3 |
T4 |
30350 |
6134 |
0 |
3 |
T5 |
8112 |
7869 |
0 |
3 |
T6 |
2526 |
2397 |
0 |
3 |
T14 |
1624 |
1395 |
0 |
3 |
T15 |
14347 |
14161 |
0 |
3 |
T16 |
2734 |
2520 |
0 |
3 |
T22 |
142262 |
124825 |
0 |
3 |
T23 |
23765 |
23607 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
32745 |
0 |
0 |
T1 |
44211 |
1 |
0 |
0 |
T2 |
450076 |
18 |
0 |
0 |
T4 |
30350 |
6 |
0 |
0 |
T5 |
8112 |
3 |
0 |
0 |
T6 |
2526 |
3 |
0 |
0 |
T14 |
1624 |
13 |
0 |
0 |
T15 |
14347 |
20 |
0 |
0 |
T16 |
2734 |
18 |
0 |
0 |
T22 |
142262 |
3 |
0 |
0 |
T23 |
23765 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422392396 |
0 |
2415 |
T1 |
44211 |
43939 |
0 |
3 |
T2 |
450076 |
449830 |
0 |
3 |
T4 |
30350 |
6134 |
0 |
3 |
T5 |
8112 |
7869 |
0 |
3 |
T6 |
2526 |
2397 |
0 |
3 |
T14 |
1624 |
1395 |
0 |
3 |
T15 |
14347 |
14161 |
0 |
3 |
T16 |
2734 |
2520 |
0 |
3 |
T22 |
142262 |
124825 |
0 |
3 |
T23 |
23765 |
23607 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
32780 |
0 |
0 |
T1 |
44211 |
1 |
0 |
0 |
T2 |
450076 |
10 |
0 |
0 |
T4 |
30350 |
6 |
0 |
0 |
T5 |
8112 |
3 |
0 |
0 |
T6 |
2526 |
3 |
0 |
0 |
T14 |
1624 |
16 |
0 |
0 |
T15 |
14347 |
18 |
0 |
0 |
T16 |
2734 |
19 |
0 |
0 |
T22 |
142262 |
3 |
0 |
0 |
T23 |
23765 |
63 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T4,T6 |
1 | Covered | T5,T4,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T4,T6 |
0 |
Covered |
T5,T4,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422392396 |
0 |
2415 |
T1 |
44211 |
43939 |
0 |
3 |
T2 |
450076 |
449830 |
0 |
3 |
T4 |
30350 |
6134 |
0 |
3 |
T5 |
8112 |
7869 |
0 |
3 |
T6 |
2526 |
2397 |
0 |
3 |
T14 |
1624 |
1395 |
0 |
3 |
T15 |
14347 |
14161 |
0 |
3 |
T16 |
2734 |
2520 |
0 |
3 |
T22 |
142262 |
124825 |
0 |
3 |
T23 |
23765 |
23607 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
33188 |
0 |
0 |
T1 |
44211 |
1 |
0 |
0 |
T2 |
450076 |
14 |
0 |
0 |
T4 |
30350 |
6 |
0 |
0 |
T5 |
8112 |
3 |
0 |
0 |
T6 |
2526 |
3 |
0 |
0 |
T14 |
1624 |
15 |
0 |
0 |
T15 |
14347 |
16 |
0 |
0 |
T16 |
2734 |
20 |
0 |
0 |
T22 |
142262 |
3 |
0 |
0 |
T23 |
23765 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426842906 |
422399214 |
0 |
0 |
T1 |
44211 |
43942 |
0 |
0 |
T2 |
450076 |
449836 |
0 |
0 |
T4 |
30350 |
6152 |
0 |
0 |
T5 |
8112 |
7872 |
0 |
0 |
T6 |
2526 |
2400 |
0 |
0 |
T14 |
1624 |
1398 |
0 |
0 |
T15 |
14347 |
14164 |
0 |
0 |
T16 |
2734 |
2523 |
0 |
0 |
T22 |
142262 |
125128 |
0 |
0 |
T23 |
23765 |
23610 |
0 |
0 |