Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T4,T22
10CoveredT21,T27,T109
11CoveredT15,T18,T21

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 398669901 4348 0 0
g_div2.Div2Whole_A 398669901 5218 0 0
g_div4.Div4Stepped_A 198552408 4262 0 0
g_div4.Div4Whole_A 198552408 4914 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398669901 4348 0 0
T3 0 14 0 0
T15 13773 8 0 0
T16 2626 0 0 0
T17 2025 0 0 0
T18 4613 7 0 0
T19 3386 0 0 0
T20 6559 0 0 0
T21 1800 2 0 0
T27 5159 6 0 0
T67 0 4 0 0
T70 0 8 0 0
T71 0 9 0 0
T73 1772 4 0 0
T109 0 9 0 0
T110 3016 0 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398669901 5218 0 0
T3 0 16 0 0
T15 13773 8 0 0
T16 2626 0 0 0
T17 2025 0 0 0
T18 4613 7 0 0
T19 3386 0 0 0
T20 6559 0 0 0
T21 1800 5 0 0
T27 5159 7 0 0
T67 0 9 0 0
T70 0 12 0 0
T71 0 9 0 0
T73 1772 3 0 0
T109 0 11 0 0
T110 3016 0 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 198552408 4262 0 0
T3 0 14 0 0
T15 7738 8 0 0
T16 1253 0 0 0
T17 987 0 0 0
T18 2599 7 0 0
T19 1640 0 0 0
T20 3240 0 0 0
T21 906 2 0 0
T27 2811 6 0 0
T67 0 3 0 0
T70 0 8 0 0
T71 0 9 0 0
T73 949 4 0 0
T109 0 9 0 0
T110 1469 0 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 198552408 4914 0 0
T3 0 16 0 0
T15 7738 8 0 0
T16 1253 0 0 0
T17 987 0 0 0
T18 2599 7 0 0
T19 1640 0 0 0
T20 3240 0 0 0
T21 906 5 0 0
T27 2811 7 0 0
T67 0 9 0 0
T70 0 12 0 0
T71 0 9 0 0
T73 949 3 0 0
T109 0 11 0 0
T110 1469 0 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T4,T22
10CoveredT21,T27,T109
11CoveredT15,T18,T21

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 398669901 4348 0 0
g_div2.Div2Whole_A 398669901 5218 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398669901 4348 0 0
T3 0 14 0 0
T15 13773 8 0 0
T16 2626 0 0 0
T17 2025 0 0 0
T18 4613 7 0 0
T19 3386 0 0 0
T20 6559 0 0 0
T21 1800 2 0 0
T27 5159 6 0 0
T67 0 4 0 0
T70 0 8 0 0
T71 0 9 0 0
T73 1772 4 0 0
T109 0 9 0 0
T110 3016 0 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 398669901 5218 0 0
T3 0 16 0 0
T15 13773 8 0 0
T16 2626 0 0 0
T17 2025 0 0 0
T18 4613 7 0 0
T19 3386 0 0 0
T20 6559 0 0 0
T21 1800 5 0 0
T27 5159 7 0 0
T67 0 9 0 0
T70 0 12 0 0
T71 0 9 0 0
T73 1772 3 0 0
T109 0 11 0 0
T110 3016 0 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T4,T22
10CoveredT21,T27,T109
11CoveredT15,T18,T21

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 198552408 4262 0 0
g_div4.Div4Whole_A 198552408 4914 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 198552408 4262 0 0
T3 0 14 0 0
T15 7738 8 0 0
T16 1253 0 0 0
T17 987 0 0 0
T18 2599 7 0 0
T19 1640 0 0 0
T20 3240 0 0 0
T21 906 2 0 0
T27 2811 6 0 0
T67 0 3 0 0
T70 0 8 0 0
T71 0 9 0 0
T73 949 4 0 0
T109 0 9 0 0
T110 1469 0 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 198552408 4914 0 0
T3 0 16 0 0
T15 7738 8 0 0
T16 1253 0 0 0
T17 987 0 0 0
T18 2599 7 0 0
T19 1640 0 0 0
T20 3240 0 0 0
T21 906 5 0 0
T27 2811 7 0 0
T67 0 9 0 0
T70 0 12 0 0
T71 0 9 0 0
T73 949 3 0 0
T109 0 11 0 0
T110 1469 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%