Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
12785490 |
12772307 |
0 |
0 |
T2 |
13978305 |
13948392 |
0 |
0 |
T4 |
2133060 |
337987 |
0 |
0 |
T5 |
1471268 |
1468590 |
0 |
0 |
T6 |
1130863 |
1129481 |
0 |
0 |
T7 |
161674 |
159993 |
0 |
0 |
T8 |
44885 |
40191 |
0 |
0 |
T18 |
53451 |
50684 |
0 |
0 |
T25 |
224551 |
223065 |
0 |
0 |
T26 |
60185 |
54367 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
910691004 |
896720358 |
0 |
14490 |
T1 |
3003588 |
3000270 |
0 |
18 |
T2 |
2226138 |
2220750 |
0 |
18 |
T4 |
486690 |
48114 |
0 |
18 |
T5 |
365370 |
364692 |
0 |
18 |
T6 |
85440 |
85302 |
0 |
18 |
T7 |
12930 |
12762 |
0 |
18 |
T8 |
10230 |
9048 |
0 |
18 |
T18 |
5514 |
5202 |
0 |
18 |
T25 |
9042 |
8958 |
0 |
18 |
T26 |
13800 |
12342 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
3371747 |
3367820 |
0 |
21 |
T2 |
4339345 |
4328927 |
0 |
21 |
T4 |
581337 |
57433 |
0 |
21 |
T5 |
373118 |
372321 |
0 |
21 |
T6 |
415138 |
414522 |
0 |
21 |
T7 |
57763 |
57067 |
0 |
21 |
T8 |
12035 |
10644 |
0 |
21 |
T18 |
18462 |
17361 |
0 |
21 |
T25 |
86054 |
85386 |
0 |
21 |
T26 |
16009 |
14317 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194801 |
0 |
0 |
T1 |
3371747 |
227 |
0 |
0 |
T2 |
4339345 |
2983 |
0 |
0 |
T3 |
0 |
135 |
0 |
0 |
T4 |
581337 |
56 |
0 |
0 |
T5 |
373118 |
4 |
0 |
0 |
T6 |
415138 |
4 |
0 |
0 |
T7 |
57763 |
174 |
0 |
0 |
T8 |
12035 |
16 |
0 |
0 |
T11 |
0 |
250 |
0 |
0 |
T18 |
18462 |
31 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T20 |
0 |
98 |
0 |
0 |
T23 |
0 |
104 |
0 |
0 |
T25 |
86054 |
186 |
0 |
0 |
T26 |
16009 |
120 |
0 |
0 |
T69 |
0 |
148 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6410155 |
6404022 |
0 |
0 |
T2 |
7412822 |
7398676 |
0 |
0 |
T4 |
1065033 |
231894 |
0 |
0 |
T5 |
732780 |
731538 |
0 |
0 |
T6 |
630285 |
629618 |
0 |
0 |
T7 |
90981 |
90125 |
0 |
0 |
T8 |
22620 |
20460 |
0 |
0 |
T18 |
29475 |
28082 |
0 |
0 |
T25 |
129455 |
128682 |
0 |
0 |
T26 |
30376 |
27669 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414335477 |
410099081 |
0 |
0 |
T1 |
426291 |
425761 |
0 |
0 |
T2 |
679511 |
678068 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
53288 |
53180 |
0 |
0 |
T6 |
70190 |
70083 |
0 |
0 |
T7 |
10345 |
10224 |
0 |
0 |
T8 |
1669 |
1479 |
0 |
0 |
T18 |
3236 |
3046 |
0 |
0 |
T25 |
16072 |
15951 |
0 |
0 |
T26 |
2209 |
1978 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414335477 |
410092577 |
0 |
2415 |
T1 |
426291 |
425746 |
0 |
3 |
T2 |
679511 |
678065 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
53288 |
53177 |
0 |
3 |
T6 |
70190 |
70080 |
0 |
3 |
T7 |
10345 |
10221 |
0 |
3 |
T8 |
1669 |
1476 |
0 |
3 |
T18 |
3236 |
3043 |
0 |
3 |
T25 |
16072 |
15948 |
0 |
3 |
T26 |
2209 |
1975 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414335477 |
27003 |
0 |
0 |
T1 |
426291 |
0 |
0 |
0 |
T2 |
679511 |
324 |
0 |
0 |
T3 |
0 |
52 |
0 |
0 |
T4 |
81115 |
0 |
0 |
0 |
T5 |
53288 |
0 |
0 |
0 |
T6 |
70190 |
0 |
0 |
0 |
T7 |
10345 |
49 |
0 |
0 |
T8 |
1669 |
0 |
0 |
0 |
T11 |
0 |
110 |
0 |
0 |
T18 |
3236 |
0 |
0 |
0 |
T19 |
0 |
23 |
0 |
0 |
T20 |
0 |
34 |
0 |
0 |
T23 |
0 |
34 |
0 |
0 |
T25 |
16072 |
52 |
0 |
0 |
T26 |
2209 |
31 |
0 |
0 |
T69 |
0 |
49 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
16740 |
0 |
0 |
T1 |
500598 |
0 |
0 |
0 |
T2 |
371023 |
232 |
0 |
0 |
T3 |
0 |
39 |
0 |
0 |
T4 |
81115 |
0 |
0 |
0 |
T5 |
60895 |
0 |
0 |
0 |
T6 |
14240 |
0 |
0 |
0 |
T7 |
2155 |
23 |
0 |
0 |
T8 |
1705 |
0 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
T18 |
919 |
0 |
0 |
0 |
T19 |
0 |
18 |
0 |
0 |
T20 |
0 |
35 |
0 |
0 |
T23 |
0 |
44 |
0 |
0 |
T25 |
1507 |
30 |
0 |
0 |
T26 |
2300 |
21 |
0 |
0 |
T69 |
0 |
45 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T25,T26 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T25,T26 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
18957 |
0 |
0 |
T1 |
500598 |
0 |
0 |
0 |
T2 |
371023 |
248 |
0 |
0 |
T3 |
0 |
44 |
0 |
0 |
T4 |
81115 |
0 |
0 |
0 |
T5 |
60895 |
0 |
0 |
0 |
T6 |
14240 |
0 |
0 |
0 |
T7 |
2155 |
38 |
0 |
0 |
T8 |
1705 |
0 |
0 |
0 |
T11 |
0 |
80 |
0 |
0 |
T18 |
919 |
0 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
29 |
0 |
0 |
T23 |
0 |
26 |
0 |
0 |
T25 |
1507 |
22 |
0 |
0 |
T26 |
2300 |
26 |
0 |
0 |
T69 |
0 |
54 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
440771194 |
0 |
0 |
T1 |
486065 |
485784 |
0 |
0 |
T2 |
729447 |
728727 |
0 |
0 |
T4 |
84498 |
47457 |
0 |
0 |
T5 |
49510 |
49455 |
0 |
0 |
T6 |
79117 |
79076 |
0 |
0 |
T7 |
10777 |
10694 |
0 |
0 |
T8 |
1739 |
1655 |
0 |
0 |
T18 |
3347 |
3221 |
0 |
0 |
T25 |
16742 |
16659 |
0 |
0 |
T26 |
2300 |
2174 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
440771194 |
0 |
0 |
T1 |
486065 |
485784 |
0 |
0 |
T2 |
729447 |
728727 |
0 |
0 |
T4 |
84498 |
47457 |
0 |
0 |
T5 |
49510 |
49455 |
0 |
0 |
T6 |
79117 |
79076 |
0 |
0 |
T7 |
10777 |
10694 |
0 |
0 |
T8 |
1739 |
1655 |
0 |
0 |
T18 |
3347 |
3221 |
0 |
0 |
T25 |
16742 |
16659 |
0 |
0 |
T26 |
2300 |
2174 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414335477 |
412220749 |
0 |
0 |
T1 |
426291 |
426019 |
0 |
0 |
T2 |
679511 |
678964 |
0 |
0 |
T4 |
81115 |
45569 |
0 |
0 |
T5 |
53288 |
53235 |
0 |
0 |
T6 |
70190 |
70151 |
0 |
0 |
T7 |
10345 |
10265 |
0 |
0 |
T8 |
1669 |
1589 |
0 |
0 |
T18 |
3236 |
3115 |
0 |
0 |
T25 |
16072 |
15992 |
0 |
0 |
T26 |
2209 |
2088 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
414335477 |
412220749 |
0 |
0 |
T1 |
426291 |
426019 |
0 |
0 |
T2 |
679511 |
678964 |
0 |
0 |
T4 |
81115 |
45569 |
0 |
0 |
T5 |
53288 |
53235 |
0 |
0 |
T6 |
70190 |
70151 |
0 |
0 |
T7 |
10345 |
10265 |
0 |
0 |
T8 |
1669 |
1589 |
0 |
0 |
T18 |
3236 |
3115 |
0 |
0 |
T25 |
16072 |
15992 |
0 |
0 |
T26 |
2209 |
2088 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206375244 |
206375244 |
0 |
0 |
T1 |
213011 |
213011 |
0 |
0 |
T2 |
339674 |
339674 |
0 |
0 |
T4 |
22787 |
22787 |
0 |
0 |
T5 |
26618 |
26618 |
0 |
0 |
T6 |
35076 |
35076 |
0 |
0 |
T7 |
5766 |
5766 |
0 |
0 |
T8 |
795 |
795 |
0 |
0 |
T18 |
1558 |
1558 |
0 |
0 |
T25 |
8397 |
8397 |
0 |
0 |
T26 |
1176 |
1176 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206375244 |
206375244 |
0 |
0 |
T1 |
213011 |
213011 |
0 |
0 |
T2 |
339674 |
339674 |
0 |
0 |
T4 |
22787 |
22787 |
0 |
0 |
T5 |
26618 |
26618 |
0 |
0 |
T6 |
35076 |
35076 |
0 |
0 |
T7 |
5766 |
5766 |
0 |
0 |
T8 |
795 |
795 |
0 |
0 |
T18 |
1558 |
1558 |
0 |
0 |
T25 |
8397 |
8397 |
0 |
0 |
T26 |
1176 |
1176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103187099 |
103187099 |
0 |
0 |
T1 |
106505 |
106505 |
0 |
0 |
T2 |
169836 |
169836 |
0 |
0 |
T4 |
11392 |
11392 |
0 |
0 |
T5 |
13309 |
13309 |
0 |
0 |
T6 |
17538 |
17538 |
0 |
0 |
T7 |
2882 |
2882 |
0 |
0 |
T8 |
397 |
397 |
0 |
0 |
T18 |
779 |
779 |
0 |
0 |
T25 |
4198 |
4198 |
0 |
0 |
T26 |
587 |
587 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103187099 |
103187099 |
0 |
0 |
T1 |
106505 |
106505 |
0 |
0 |
T2 |
169836 |
169836 |
0 |
0 |
T4 |
11392 |
11392 |
0 |
0 |
T5 |
13309 |
13309 |
0 |
0 |
T6 |
17538 |
17538 |
0 |
0 |
T7 |
2882 |
2882 |
0 |
0 |
T8 |
397 |
397 |
0 |
0 |
T18 |
779 |
779 |
0 |
0 |
T25 |
4198 |
4198 |
0 |
0 |
T26 |
587 |
587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
212543150 |
211468596 |
0 |
0 |
T1 |
230435 |
230299 |
0 |
0 |
T2 |
350428 |
350083 |
0 |
0 |
T4 |
40559 |
22779 |
0 |
0 |
T5 |
26645 |
26619 |
0 |
0 |
T6 |
26456 |
26437 |
0 |
0 |
T7 |
5173 |
5134 |
0 |
0 |
T8 |
834 |
794 |
0 |
0 |
T18 |
1653 |
1593 |
0 |
0 |
T25 |
8036 |
7996 |
0 |
0 |
T26 |
1104 |
1044 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
212543150 |
211468596 |
0 |
0 |
T1 |
230435 |
230299 |
0 |
0 |
T2 |
350428 |
350083 |
0 |
0 |
T4 |
40559 |
22779 |
0 |
0 |
T5 |
26645 |
26619 |
0 |
0 |
T6 |
26456 |
26437 |
0 |
0 |
T7 |
5173 |
5134 |
0 |
0 |
T8 |
834 |
794 |
0 |
0 |
T18 |
1653 |
1593 |
0 |
0 |
T25 |
8036 |
7996 |
0 |
0 |
T26 |
1104 |
1044 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149453393 |
0 |
2415 |
T1 |
500598 |
500045 |
0 |
3 |
T2 |
371023 |
370125 |
0 |
3 |
T4 |
81115 |
8019 |
0 |
3 |
T5 |
60895 |
60782 |
0 |
3 |
T6 |
14240 |
14217 |
0 |
3 |
T7 |
2155 |
2127 |
0 |
3 |
T8 |
1705 |
1508 |
0 |
3 |
T18 |
919 |
867 |
0 |
3 |
T25 |
1507 |
1493 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151781834 |
149460095 |
0 |
0 |
T1 |
500598 |
500060 |
0 |
0 |
T2 |
371023 |
370128 |
0 |
0 |
T4 |
81115 |
8061 |
0 |
0 |
T5 |
60895 |
60785 |
0 |
0 |
T6 |
14240 |
14220 |
0 |
0 |
T7 |
2155 |
2130 |
0 |
0 |
T8 |
1705 |
1511 |
0 |
0 |
T18 |
919 |
870 |
0 |
0 |
T25 |
1507 |
1496 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438512990 |
0 |
2415 |
T1 |
486065 |
485496 |
0 |
3 |
T2 |
729447 |
727653 |
0 |
3 |
T4 |
84498 |
8344 |
0 |
3 |
T5 |
49510 |
49395 |
0 |
3 |
T6 |
79117 |
79002 |
0 |
3 |
T7 |
10777 |
10648 |
0 |
3 |
T8 |
1739 |
1538 |
0 |
3 |
T18 |
3347 |
3146 |
0 |
3 |
T25 |
16742 |
16613 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
33081 |
0 |
0 |
T1 |
486065 |
67 |
0 |
0 |
T2 |
729447 |
559 |
0 |
0 |
T4 |
84498 |
14 |
0 |
0 |
T5 |
49510 |
1 |
0 |
0 |
T6 |
79117 |
1 |
0 |
0 |
T7 |
10777 |
17 |
0 |
0 |
T8 |
1739 |
4 |
0 |
0 |
T18 |
3347 |
4 |
0 |
0 |
T25 |
16742 |
23 |
0 |
0 |
T26 |
2300 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438512990 |
0 |
2415 |
T1 |
486065 |
485496 |
0 |
3 |
T2 |
729447 |
727653 |
0 |
3 |
T4 |
84498 |
8344 |
0 |
3 |
T5 |
49510 |
49395 |
0 |
3 |
T6 |
79117 |
79002 |
0 |
3 |
T7 |
10777 |
10648 |
0 |
3 |
T8 |
1739 |
1538 |
0 |
3 |
T18 |
3347 |
3146 |
0 |
3 |
T25 |
16742 |
16613 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
32915 |
0 |
0 |
T1 |
486065 |
60 |
0 |
0 |
T2 |
729447 |
542 |
0 |
0 |
T4 |
84498 |
14 |
0 |
0 |
T5 |
49510 |
1 |
0 |
0 |
T6 |
79117 |
1 |
0 |
0 |
T7 |
10777 |
17 |
0 |
0 |
T8 |
1739 |
4 |
0 |
0 |
T18 |
3347 |
8 |
0 |
0 |
T25 |
16742 |
25 |
0 |
0 |
T26 |
2300 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438512990 |
0 |
2415 |
T1 |
486065 |
485496 |
0 |
3 |
T2 |
729447 |
727653 |
0 |
3 |
T4 |
84498 |
8344 |
0 |
3 |
T5 |
49510 |
49395 |
0 |
3 |
T6 |
79117 |
79002 |
0 |
3 |
T7 |
10777 |
10648 |
0 |
3 |
T8 |
1739 |
1538 |
0 |
3 |
T18 |
3347 |
3146 |
0 |
3 |
T25 |
16742 |
16613 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
33239 |
0 |
0 |
T1 |
486065 |
54 |
0 |
0 |
T2 |
729447 |
561 |
0 |
0 |
T4 |
84498 |
14 |
0 |
0 |
T5 |
49510 |
1 |
0 |
0 |
T6 |
79117 |
1 |
0 |
0 |
T7 |
10777 |
14 |
0 |
0 |
T8 |
1739 |
4 |
0 |
0 |
T18 |
3347 |
11 |
0 |
0 |
T25 |
16742 |
19 |
0 |
0 |
T26 |
2300 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T5,T8 |
1 | Covered | T7,T5,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T5,T8 |
0 |
Covered |
T7,T5,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438512990 |
0 |
2415 |
T1 |
486065 |
485496 |
0 |
3 |
T2 |
729447 |
727653 |
0 |
3 |
T4 |
84498 |
8344 |
0 |
3 |
T5 |
49510 |
49395 |
0 |
3 |
T6 |
79117 |
79002 |
0 |
3 |
T7 |
10777 |
10648 |
0 |
3 |
T8 |
1739 |
1538 |
0 |
3 |
T18 |
3347 |
3146 |
0 |
3 |
T25 |
16742 |
16613 |
0 |
3 |
T26 |
2300 |
2057 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
32866 |
0 |
0 |
T1 |
486065 |
46 |
0 |
0 |
T2 |
729447 |
517 |
0 |
0 |
T4 |
84498 |
14 |
0 |
0 |
T5 |
49510 |
1 |
0 |
0 |
T6 |
79117 |
1 |
0 |
0 |
T7 |
10777 |
16 |
0 |
0 |
T8 |
1739 |
4 |
0 |
0 |
T18 |
3347 |
8 |
0 |
0 |
T25 |
16742 |
15 |
0 |
0 |
T26 |
2300 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443009740 |
438519538 |
0 |
0 |
T1 |
486065 |
485511 |
0 |
0 |
T2 |
729447 |
727656 |
0 |
0 |
T4 |
84498 |
8386 |
0 |
0 |
T5 |
49510 |
49398 |
0 |
0 |
T6 |
79117 |
79005 |
0 |
0 |
T7 |
10777 |
10651 |
0 |
0 |
T8 |
1739 |
1541 |
0 |
0 |
T18 |
3347 |
3149 |
0 |
0 |
T25 |
16742 |
16616 |
0 |
0 |
T26 |
2300 |
2060 |
0 |
0 |