Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 151781834 20766828 0 61


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151781834 20766828 0 61
T1 500598 25986 0 1
T2 371023 229516 0 0
T3 75386 9259 0 0
T11 0 355744 0 0
T12 0 43950 0 0
T13 0 6926 0 0
T14 0 68961 0 0
T15 0 12587 0 1
T16 0 78085 0 0
T18 919 0 0 0
T19 1333 0 0 0
T20 2120 0 0 0
T21 1212 0 0 0
T22 1057 0 0 0
T23 2287 0 0 0
T24 1314 0 0 0
T27 0 1125 0 1
T33 0 0 0 1
T103 0 0 0 1
T104 0 0 0 1
T105 0 0 0 1
T106 0 0 0 1
T107 0 0 0 1
T108 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%