Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7241425 |
7178241 |
0 |
0 |
T4 |
1028636 |
1026499 |
0 |
0 |
T5 |
760851 |
758309 |
0 |
0 |
T6 |
34507 |
33203 |
0 |
0 |
T7 |
80391 |
78625 |
0 |
0 |
T17 |
56237 |
53548 |
0 |
0 |
T18 |
1747016 |
1744089 |
0 |
0 |
T19 |
69067 |
67084 |
0 |
0 |
T20 |
44642 |
39606 |
0 |
0 |
T25 |
48713 |
46821 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
946750128 |
934252686 |
0 |
14490 |
T1 |
1723320 |
1707798 |
0 |
18 |
T4 |
113700 |
113442 |
0 |
18 |
T5 |
76386 |
76098 |
0 |
18 |
T6 |
7890 |
7548 |
0 |
18 |
T7 |
7704 |
7500 |
0 |
18 |
T17 |
5406 |
5094 |
0 |
18 |
T18 |
149376 |
149088 |
0 |
18 |
T19 |
6618 |
6372 |
0 |
18 |
T20 |
10266 |
8976 |
0 |
18 |
T25 |
10632 |
10164 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1880650 |
1861822 |
0 |
21 |
T4 |
346038 |
345099 |
0 |
21 |
T5 |
266549 |
265530 |
0 |
21 |
T6 |
9217 |
8819 |
0 |
21 |
T7 |
28066 |
27358 |
0 |
21 |
T17 |
19683 |
18586 |
0 |
21 |
T18 |
625939 |
624707 |
0 |
21 |
T19 |
24109 |
23244 |
0 |
21 |
T20 |
11909 |
10412 |
0 |
21 |
T25 |
13306 |
12723 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
200525 |
0 |
0 |
T1 |
1880650 |
952 |
0 |
0 |
T4 |
346038 |
4 |
0 |
0 |
T5 |
266549 |
4 |
0 |
0 |
T6 |
9217 |
18 |
0 |
0 |
T7 |
28066 |
107 |
0 |
0 |
T17 |
19683 |
35 |
0 |
0 |
T18 |
625939 |
4 |
0 |
0 |
T19 |
24109 |
57 |
0 |
0 |
T20 |
11909 |
58 |
0 |
0 |
T21 |
0 |
44 |
0 |
0 |
T22 |
0 |
105 |
0 |
0 |
T23 |
0 |
76 |
0 |
0 |
T25 |
13306 |
96 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
T31 |
0 |
36 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3637455 |
3608075 |
0 |
0 |
T4 |
568898 |
567919 |
0 |
0 |
T5 |
417916 |
416642 |
0 |
0 |
T6 |
17400 |
16797 |
0 |
0 |
T7 |
44621 |
43728 |
0 |
0 |
T17 |
31148 |
29829 |
0 |
0 |
T18 |
971701 |
970255 |
0 |
0 |
T19 |
38340 |
37429 |
0 |
0 |
T20 |
22467 |
20179 |
0 |
0 |
T25 |
24775 |
23895 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522409370 |
518383722 |
0 |
0 |
T1 |
276034 |
273430 |
0 |
0 |
T4 |
64282 |
64120 |
0 |
0 |
T5 |
37371 |
37195 |
0 |
0 |
T6 |
1275 |
1222 |
0 |
0 |
T7 |
4934 |
4813 |
0 |
0 |
T17 |
3461 |
3271 |
0 |
0 |
T18 |
102219 |
102002 |
0 |
0 |
T19 |
4239 |
4091 |
0 |
0 |
T20 |
1643 |
1439 |
0 |
0 |
T25 |
1890 |
1810 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522409370 |
518377115 |
0 |
2415 |
T1 |
276034 |
273388 |
0 |
3 |
T4 |
64282 |
64117 |
0 |
3 |
T5 |
37371 |
37192 |
0 |
3 |
T6 |
1275 |
1219 |
0 |
3 |
T7 |
4934 |
4810 |
0 |
3 |
T17 |
3461 |
3268 |
0 |
3 |
T18 |
102219 |
101999 |
0 |
3 |
T19 |
4239 |
4088 |
0 |
3 |
T20 |
1643 |
1436 |
0 |
3 |
T25 |
1890 |
1807 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522409370 |
28312 |
0 |
0 |
T1 |
276034 |
147 |
0 |
0 |
T4 |
64282 |
0 |
0 |
0 |
T5 |
37371 |
0 |
0 |
0 |
T6 |
1275 |
6 |
0 |
0 |
T7 |
4934 |
32 |
0 |
0 |
T17 |
3461 |
0 |
0 |
0 |
T18 |
102219 |
0 |
0 |
0 |
T19 |
4239 |
15 |
0 |
0 |
T20 |
1643 |
0 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
51 |
0 |
0 |
T23 |
0 |
32 |
0 |
0 |
T25 |
1890 |
27 |
0 |
0 |
T30 |
0 |
9 |
0 |
0 |
T31 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
17857 |
0 |
0 |
T1 |
287220 |
99 |
0 |
0 |
T4 |
18950 |
0 |
0 |
0 |
T5 |
12731 |
0 |
0 |
0 |
T6 |
1315 |
4 |
0 |
0 |
T7 |
1284 |
23 |
0 |
0 |
T17 |
901 |
0 |
0 |
0 |
T18 |
24896 |
0 |
0 |
0 |
T19 |
1103 |
12 |
0 |
0 |
T20 |
1711 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T23 |
0 |
22 |
0 |
0 |
T25 |
1772 |
4 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T25 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T25 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
20048 |
0 |
0 |
T1 |
287220 |
98 |
0 |
0 |
T4 |
18950 |
0 |
0 |
0 |
T5 |
12731 |
0 |
0 |
0 |
T6 |
1315 |
2 |
0 |
0 |
T7 |
1284 |
12 |
0 |
0 |
T17 |
901 |
0 |
0 |
0 |
T18 |
24896 |
0 |
0 |
0 |
T19 |
1103 |
8 |
0 |
0 |
T20 |
1711 |
0 |
0 |
0 |
T21 |
0 |
15 |
0 |
0 |
T22 |
0 |
25 |
0 |
0 |
T23 |
0 |
22 |
0 |
0 |
T25 |
1772 |
22 |
0 |
0 |
T30 |
0 |
9 |
0 |
0 |
T31 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
553542419 |
0 |
0 |
T1 |
257544 |
256206 |
0 |
0 |
T4 |
60964 |
60938 |
0 |
0 |
T5 |
50929 |
50817 |
0 |
0 |
T6 |
1328 |
1302 |
0 |
0 |
T7 |
5141 |
5058 |
0 |
0 |
T17 |
3605 |
3508 |
0 |
0 |
T18 |
118482 |
118371 |
0 |
0 |
T19 |
4416 |
4390 |
0 |
0 |
T20 |
1711 |
1642 |
0 |
0 |
T25 |
1968 |
1928 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
553542419 |
0 |
0 |
T1 |
257544 |
256206 |
0 |
0 |
T4 |
60964 |
60938 |
0 |
0 |
T5 |
50929 |
50817 |
0 |
0 |
T6 |
1328 |
1302 |
0 |
0 |
T7 |
5141 |
5058 |
0 |
0 |
T17 |
3605 |
3508 |
0 |
0 |
T18 |
118482 |
118371 |
0 |
0 |
T19 |
4416 |
4390 |
0 |
0 |
T20 |
1711 |
1642 |
0 |
0 |
T25 |
1968 |
1928 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522409370 |
520444390 |
0 |
0 |
T1 |
276034 |
274747 |
0 |
0 |
T4 |
64282 |
64257 |
0 |
0 |
T5 |
37371 |
37264 |
0 |
0 |
T6 |
1275 |
1250 |
0 |
0 |
T7 |
4934 |
4854 |
0 |
0 |
T17 |
3461 |
3367 |
0 |
0 |
T18 |
102219 |
102112 |
0 |
0 |
T19 |
4239 |
4214 |
0 |
0 |
T20 |
1643 |
1576 |
0 |
0 |
T25 |
1890 |
1851 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522409370 |
520444390 |
0 |
0 |
T1 |
276034 |
274747 |
0 |
0 |
T4 |
64282 |
64257 |
0 |
0 |
T5 |
37371 |
37264 |
0 |
0 |
T6 |
1275 |
1250 |
0 |
0 |
T7 |
4934 |
4854 |
0 |
0 |
T17 |
3461 |
3367 |
0 |
0 |
T18 |
102219 |
102112 |
0 |
0 |
T19 |
4239 |
4214 |
0 |
0 |
T20 |
1643 |
1576 |
0 |
0 |
T25 |
1890 |
1851 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
260553703 |
260553703 |
0 |
0 |
T1 |
137734 |
137734 |
0 |
0 |
T4 |
32129 |
32129 |
0 |
0 |
T5 |
18632 |
18632 |
0 |
0 |
T6 |
639 |
639 |
0 |
0 |
T7 |
2541 |
2541 |
0 |
0 |
T17 |
1684 |
1684 |
0 |
0 |
T18 |
51056 |
51056 |
0 |
0 |
T19 |
2189 |
2189 |
0 |
0 |
T20 |
788 |
788 |
0 |
0 |
T25 |
979 |
979 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
260553703 |
260553703 |
0 |
0 |
T1 |
137734 |
137734 |
0 |
0 |
T4 |
32129 |
32129 |
0 |
0 |
T5 |
18632 |
18632 |
0 |
0 |
T6 |
639 |
639 |
0 |
0 |
T7 |
2541 |
2541 |
0 |
0 |
T17 |
1684 |
1684 |
0 |
0 |
T18 |
51056 |
51056 |
0 |
0 |
T19 |
2189 |
2189 |
0 |
0 |
T20 |
788 |
788 |
0 |
0 |
T25 |
979 |
979 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130276147 |
130276147 |
0 |
0 |
T1 |
68863 |
68863 |
0 |
0 |
T4 |
16064 |
16064 |
0 |
0 |
T5 |
9316 |
9316 |
0 |
0 |
T6 |
319 |
319 |
0 |
0 |
T7 |
1270 |
1270 |
0 |
0 |
T17 |
842 |
842 |
0 |
0 |
T18 |
25528 |
25528 |
0 |
0 |
T19 |
1095 |
1095 |
0 |
0 |
T20 |
394 |
394 |
0 |
0 |
T25 |
489 |
489 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
130276147 |
130276147 |
0 |
0 |
T1 |
68863 |
68863 |
0 |
0 |
T4 |
16064 |
16064 |
0 |
0 |
T5 |
9316 |
9316 |
0 |
0 |
T6 |
319 |
319 |
0 |
0 |
T7 |
1270 |
1270 |
0 |
0 |
T17 |
842 |
842 |
0 |
0 |
T18 |
25528 |
25528 |
0 |
0 |
T19 |
1095 |
1095 |
0 |
0 |
T20 |
394 |
394 |
0 |
0 |
T25 |
489 |
489 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266466481 |
265472028 |
0 |
0 |
T1 |
143784 |
143139 |
0 |
0 |
T4 |
37903 |
37891 |
0 |
0 |
T5 |
21566 |
21513 |
0 |
0 |
T6 |
637 |
625 |
0 |
0 |
T7 |
2467 |
2427 |
0 |
0 |
T17 |
1730 |
1684 |
0 |
0 |
T18 |
51112 |
51058 |
0 |
0 |
T19 |
2119 |
2107 |
0 |
0 |
T20 |
821 |
789 |
0 |
0 |
T25 |
945 |
926 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
266466481 |
265472028 |
0 |
0 |
T1 |
143784 |
143139 |
0 |
0 |
T4 |
37903 |
37891 |
0 |
0 |
T5 |
21566 |
21513 |
0 |
0 |
T6 |
637 |
625 |
0 |
0 |
T7 |
2467 |
2427 |
0 |
0 |
T17 |
1730 |
1684 |
0 |
0 |
T18 |
51112 |
51058 |
0 |
0 |
T19 |
2119 |
2107 |
0 |
0 |
T20 |
821 |
789 |
0 |
0 |
T25 |
945 |
926 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155708781 |
0 |
2415 |
T1 |
287220 |
284633 |
0 |
3 |
T4 |
18950 |
18907 |
0 |
3 |
T5 |
12731 |
12683 |
0 |
3 |
T6 |
1315 |
1258 |
0 |
3 |
T7 |
1284 |
1250 |
0 |
3 |
T17 |
901 |
849 |
0 |
3 |
T18 |
24896 |
24848 |
0 |
3 |
T19 |
1103 |
1062 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1772 |
1694 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157791688 |
155715603 |
0 |
0 |
T1 |
287220 |
284675 |
0 |
0 |
T4 |
18950 |
18910 |
0 |
0 |
T5 |
12731 |
12686 |
0 |
0 |
T6 |
1315 |
1261 |
0 |
0 |
T7 |
1284 |
1253 |
0 |
0 |
T17 |
901 |
852 |
0 |
0 |
T18 |
24896 |
24851 |
0 |
0 |
T19 |
1103 |
1065 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1772 |
1697 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551349086 |
0 |
2415 |
T1 |
257544 |
254792 |
0 |
3 |
T4 |
60964 |
60792 |
0 |
3 |
T5 |
50929 |
50743 |
0 |
3 |
T6 |
1328 |
1271 |
0 |
3 |
T7 |
5141 |
5012 |
0 |
3 |
T17 |
3605 |
3405 |
0 |
3 |
T18 |
118482 |
118253 |
0 |
3 |
T19 |
4416 |
4258 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1968 |
1882 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
33278 |
0 |
0 |
T1 |
257544 |
163 |
0 |
0 |
T4 |
60964 |
1 |
0 |
0 |
T5 |
50929 |
1 |
0 |
0 |
T6 |
1328 |
1 |
0 |
0 |
T7 |
5141 |
5 |
0 |
0 |
T17 |
3605 |
7 |
0 |
0 |
T18 |
118482 |
1 |
0 |
0 |
T19 |
4416 |
5 |
0 |
0 |
T20 |
1711 |
14 |
0 |
0 |
T25 |
1968 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551349086 |
0 |
2415 |
T1 |
257544 |
254792 |
0 |
3 |
T4 |
60964 |
60792 |
0 |
3 |
T5 |
50929 |
50743 |
0 |
3 |
T6 |
1328 |
1271 |
0 |
3 |
T7 |
5141 |
5012 |
0 |
3 |
T17 |
3605 |
3405 |
0 |
3 |
T18 |
118482 |
118253 |
0 |
3 |
T19 |
4416 |
4258 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1968 |
1882 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
33671 |
0 |
0 |
T1 |
257544 |
155 |
0 |
0 |
T4 |
60964 |
1 |
0 |
0 |
T5 |
50929 |
1 |
0 |
0 |
T6 |
1328 |
3 |
0 |
0 |
T7 |
5141 |
11 |
0 |
0 |
T17 |
3605 |
10 |
0 |
0 |
T18 |
118482 |
1 |
0 |
0 |
T19 |
4416 |
5 |
0 |
0 |
T20 |
1711 |
14 |
0 |
0 |
T25 |
1968 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551349086 |
0 |
2415 |
T1 |
257544 |
254792 |
0 |
3 |
T4 |
60964 |
60792 |
0 |
3 |
T5 |
50929 |
50743 |
0 |
3 |
T6 |
1328 |
1271 |
0 |
3 |
T7 |
5141 |
5012 |
0 |
3 |
T17 |
3605 |
3405 |
0 |
3 |
T18 |
118482 |
118253 |
0 |
3 |
T19 |
4416 |
4258 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1968 |
1882 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
33779 |
0 |
0 |
T1 |
257544 |
149 |
0 |
0 |
T4 |
60964 |
1 |
0 |
0 |
T5 |
50929 |
1 |
0 |
0 |
T6 |
1328 |
1 |
0 |
0 |
T7 |
5141 |
15 |
0 |
0 |
T17 |
3605 |
8 |
0 |
0 |
T18 |
118482 |
1 |
0 |
0 |
T19 |
4416 |
9 |
0 |
0 |
T20 |
1711 |
16 |
0 |
0 |
T25 |
1968 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T4 |
1 | Covered | T6,T7,T4 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T4 |
0 |
Covered |
T6,T7,T4 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551349086 |
0 |
2415 |
T1 |
257544 |
254792 |
0 |
3 |
T4 |
60964 |
60792 |
0 |
3 |
T5 |
50929 |
50743 |
0 |
3 |
T6 |
1328 |
1271 |
0 |
3 |
T7 |
5141 |
5012 |
0 |
3 |
T17 |
3605 |
3405 |
0 |
3 |
T18 |
118482 |
118253 |
0 |
3 |
T19 |
4416 |
4258 |
0 |
3 |
T20 |
1711 |
1496 |
0 |
3 |
T25 |
1968 |
1882 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
33580 |
0 |
0 |
T1 |
257544 |
141 |
0 |
0 |
T4 |
60964 |
1 |
0 |
0 |
T5 |
50929 |
1 |
0 |
0 |
T6 |
1328 |
1 |
0 |
0 |
T7 |
5141 |
9 |
0 |
0 |
T17 |
3605 |
10 |
0 |
0 |
T18 |
118482 |
1 |
0 |
0 |
T19 |
4416 |
3 |
0 |
0 |
T20 |
1711 |
14 |
0 |
0 |
T25 |
1968 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
555622550 |
551355719 |
0 |
0 |
T1 |
257544 |
254834 |
0 |
0 |
T4 |
60964 |
60795 |
0 |
0 |
T5 |
50929 |
50746 |
0 |
0 |
T6 |
1328 |
1274 |
0 |
0 |
T7 |
5141 |
5015 |
0 |
0 |
T17 |
3605 |
3408 |
0 |
0 |
T18 |
118482 |
118256 |
0 |
0 |
T19 |
4416 |
4261 |
0 |
0 |
T20 |
1711 |
1499 |
0 |
0 |
T25 |
1968 |
1885 |
0 |
0 |