Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1507264 |
449911 |
0 |
0 |
T5 |
3178382 |
3174825 |
0 |
0 |
T6 |
2613613 |
2612007 |
0 |
0 |
T7 |
137124 |
135260 |
0 |
0 |
T8 |
55947 |
53623 |
0 |
0 |
T26 |
61155 |
59200 |
0 |
0 |
T27 |
102674 |
99963 |
0 |
0 |
T28 |
302880 |
300974 |
0 |
0 |
T29 |
162035 |
158561 |
0 |
0 |
T30 |
83728 |
82452 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
915886908 |
898687776 |
0 |
14490 |
T4 |
142620 |
29136 |
0 |
18 |
T5 |
537516 |
536874 |
0 |
18 |
T6 |
632460 |
632046 |
0 |
18 |
T7 |
4962 |
4866 |
0 |
18 |
T8 |
12858 |
12258 |
0 |
18 |
T26 |
13890 |
13380 |
0 |
18 |
T27 |
12882 |
12498 |
0 |
18 |
T28 |
13290 |
13182 |
0 |
18 |
T29 |
16044 |
15630 |
0 |
18 |
T30 |
8040 |
7878 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825836527 |
1797915443 |
0 |
16905 |
T4 |
538810 |
110448 |
0 |
21 |
T5 |
967904 |
966624 |
0 |
21 |
T6 |
678659 |
678164 |
0 |
21 |
T7 |
53005 |
52120 |
0 |
21 |
T8 |
14915 |
14219 |
0 |
21 |
T26 |
16341 |
15744 |
0 |
21 |
T27 |
33884 |
32903 |
0 |
21 |
T28 |
114358 |
113538 |
0 |
21 |
T29 |
56372 |
54958 |
0 |
21 |
T30 |
29275 |
28721 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1825836527 |
175860 |
0 |
0 |
T1 |
101395 |
470 |
0 |
0 |
T4 |
538810 |
52 |
0 |
0 |
T5 |
878318 |
4 |
0 |
0 |
T6 |
678659 |
4 |
0 |
0 |
T7 |
52178 |
29 |
0 |
0 |
T8 |
12772 |
12 |
0 |
0 |
T18 |
1816 |
0 |
0 |
0 |
T19 |
0 |
105 |
0 |
0 |
T20 |
0 |
10 |
0 |
0 |
T21 |
0 |
193 |
0 |
0 |
T22 |
0 |
61 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T26 |
16341 |
194 |
0 |
0 |
T27 |
33884 |
213 |
0 |
0 |
T28 |
114358 |
258 |
0 |
0 |
T29 |
56372 |
223 |
0 |
0 |
T30 |
29275 |
98 |
0 |
0 |
T33 |
1743 |
175 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
825834 |
309820 |
0 |
0 |
T5 |
1672962 |
1671288 |
0 |
0 |
T6 |
1302494 |
1301758 |
0 |
0 |
T7 |
79157 |
78235 |
0 |
0 |
T8 |
28174 |
27107 |
0 |
0 |
T26 |
30924 |
30037 |
0 |
0 |
T27 |
55908 |
54523 |
0 |
0 |
T28 |
175232 |
174215 |
0 |
0 |
T29 |
89619 |
87934 |
0 |
0 |
T30 |
46413 |
45814 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286805371 |
282597519 |
0 |
0 |
T4 |
95082 |
19535 |
0 |
0 |
T5 |
129428 |
129225 |
0 |
0 |
T6 |
76611 |
76545 |
0 |
0 |
T7 |
9939 |
9777 |
0 |
0 |
T8 |
2057 |
1964 |
0 |
0 |
T26 |
2267 |
2187 |
0 |
0 |
T27 |
5726 |
5564 |
0 |
0 |
T28 |
21276 |
21127 |
0 |
0 |
T29 |
9876 |
9631 |
0 |
0 |
T30 |
5147 |
5054 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286805371 |
282590795 |
0 |
2415 |
T4 |
95082 |
19496 |
0 |
3 |
T5 |
129428 |
129222 |
0 |
3 |
T6 |
76611 |
76542 |
0 |
3 |
T7 |
9939 |
9774 |
0 |
3 |
T8 |
2057 |
1961 |
0 |
3 |
T26 |
2267 |
2184 |
0 |
3 |
T27 |
5726 |
5561 |
0 |
3 |
T28 |
21276 |
21124 |
0 |
3 |
T29 |
9876 |
9628 |
0 |
3 |
T30 |
5147 |
5051 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286805371 |
24674 |
0 |
0 |
T1 |
0 |
208 |
0 |
0 |
T4 |
95082 |
0 |
0 |
0 |
T5 |
129428 |
0 |
0 |
0 |
T6 |
76611 |
0 |
0 |
0 |
T7 |
9939 |
4 |
0 |
0 |
T8 |
2057 |
0 |
0 |
0 |
T19 |
0 |
59 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
59 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T26 |
2267 |
52 |
0 |
0 |
T27 |
5726 |
63 |
0 |
0 |
T28 |
21276 |
60 |
0 |
0 |
T29 |
9876 |
0 |
0 |
0 |
T30 |
5147 |
0 |
0 |
0 |
T33 |
0 |
107 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T26,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T26,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T26,T27,T28 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T26,T27,T28 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T27,T28 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T27,T28 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T27,T28 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T26,T27,T28 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
15533 |
0 |
0 |
T1 |
101395 |
115 |
0 |
0 |
T4 |
23770 |
0 |
0 |
0 |
T6 |
105410 |
0 |
0 |
0 |
T18 |
1816 |
0 |
0 |
0 |
T19 |
0 |
24 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
75 |
0 |
0 |
T22 |
0 |
23 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T26 |
2315 |
39 |
0 |
0 |
T27 |
2147 |
41 |
0 |
0 |
T28 |
2215 |
51 |
0 |
0 |
T29 |
2674 |
0 |
0 |
0 |
T30 |
1340 |
0 |
0 |
0 |
T33 |
1743 |
33 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T26,T27 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T26,T27 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
17475 |
0 |
0 |
T1 |
0 |
147 |
0 |
0 |
T4 |
23770 |
0 |
0 |
0 |
T5 |
89586 |
0 |
0 |
0 |
T6 |
105410 |
0 |
0 |
0 |
T7 |
827 |
5 |
0 |
0 |
T8 |
2143 |
0 |
0 |
0 |
T19 |
0 |
22 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
59 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T26 |
2315 |
29 |
0 |
0 |
T27 |
2147 |
25 |
0 |
0 |
T28 |
2215 |
59 |
0 |
0 |
T29 |
2674 |
0 |
0 |
0 |
T30 |
1340 |
0 |
0 |
0 |
T33 |
0 |
35 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
306186973 |
0 |
0 |
T4 |
99047 |
62992 |
0 |
0 |
T5 |
164826 |
164743 |
0 |
0 |
T6 |
97807 |
97780 |
0 |
0 |
T7 |
10353 |
10284 |
0 |
0 |
T8 |
2143 |
2103 |
0 |
0 |
T26 |
2361 |
2335 |
0 |
0 |
T27 |
5966 |
5825 |
0 |
0 |
T28 |
22163 |
22037 |
0 |
0 |
T29 |
10287 |
10176 |
0 |
0 |
T30 |
5362 |
5336 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
306186973 |
0 |
0 |
T4 |
99047 |
62992 |
0 |
0 |
T5 |
164826 |
164743 |
0 |
0 |
T6 |
97807 |
97780 |
0 |
0 |
T7 |
10353 |
10284 |
0 |
0 |
T8 |
2143 |
2103 |
0 |
0 |
T26 |
2361 |
2335 |
0 |
0 |
T27 |
5966 |
5825 |
0 |
0 |
T28 |
22163 |
22037 |
0 |
0 |
T29 |
10287 |
10176 |
0 |
0 |
T30 |
5362 |
5336 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286805371 |
284690745 |
0 |
0 |
T4 |
95082 |
60471 |
0 |
0 |
T5 |
129428 |
129348 |
0 |
0 |
T6 |
76611 |
76586 |
0 |
0 |
T7 |
9939 |
9873 |
0 |
0 |
T8 |
2057 |
2019 |
0 |
0 |
T26 |
2267 |
2242 |
0 |
0 |
T27 |
5726 |
5591 |
0 |
0 |
T28 |
21276 |
21155 |
0 |
0 |
T29 |
9876 |
9768 |
0 |
0 |
T30 |
5147 |
5122 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
286805371 |
284690745 |
0 |
0 |
T4 |
95082 |
60471 |
0 |
0 |
T5 |
129428 |
129348 |
0 |
0 |
T6 |
76611 |
76586 |
0 |
0 |
T7 |
9939 |
9873 |
0 |
0 |
T8 |
2057 |
2019 |
0 |
0 |
T26 |
2267 |
2242 |
0 |
0 |
T27 |
5726 |
5591 |
0 |
0 |
T28 |
21276 |
21155 |
0 |
0 |
T29 |
9876 |
9768 |
0 |
0 |
T30 |
5147 |
5122 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143399245 |
143399245 |
0 |
0 |
T4 |
30236 |
30236 |
0 |
0 |
T5 |
64674 |
64674 |
0 |
0 |
T6 |
38293 |
38293 |
0 |
0 |
T7 |
5015 |
5015 |
0 |
0 |
T8 |
1010 |
1010 |
0 |
0 |
T26 |
1219 |
1219 |
0 |
0 |
T27 |
3071 |
3071 |
0 |
0 |
T28 |
12810 |
12810 |
0 |
0 |
T29 |
4884 |
4884 |
0 |
0 |
T30 |
2561 |
2561 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143399245 |
143399245 |
0 |
0 |
T4 |
30236 |
30236 |
0 |
0 |
T5 |
64674 |
64674 |
0 |
0 |
T6 |
38293 |
38293 |
0 |
0 |
T7 |
5015 |
5015 |
0 |
0 |
T8 |
1010 |
1010 |
0 |
0 |
T26 |
1219 |
1219 |
0 |
0 |
T27 |
3071 |
3071 |
0 |
0 |
T28 |
12810 |
12810 |
0 |
0 |
T29 |
4884 |
4884 |
0 |
0 |
T30 |
2561 |
2561 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71699037 |
71699037 |
0 |
0 |
T4 |
15118 |
15118 |
0 |
0 |
T5 |
32337 |
32337 |
0 |
0 |
T6 |
19147 |
19147 |
0 |
0 |
T7 |
2507 |
2507 |
0 |
0 |
T8 |
505 |
505 |
0 |
0 |
T26 |
609 |
609 |
0 |
0 |
T27 |
1535 |
1535 |
0 |
0 |
T28 |
6403 |
6403 |
0 |
0 |
T29 |
2442 |
2442 |
0 |
0 |
T30 |
1281 |
1281 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71699037 |
71699037 |
0 |
0 |
T4 |
15118 |
15118 |
0 |
0 |
T5 |
32337 |
32337 |
0 |
0 |
T6 |
19147 |
19147 |
0 |
0 |
T7 |
2507 |
2507 |
0 |
0 |
T8 |
505 |
505 |
0 |
0 |
T26 |
609 |
609 |
0 |
0 |
T27 |
1535 |
1535 |
0 |
0 |
T28 |
6403 |
6403 |
0 |
0 |
T29 |
2442 |
2442 |
0 |
0 |
T30 |
1281 |
1281 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148146453 |
147069404 |
0 |
0 |
T4 |
47543 |
30237 |
0 |
0 |
T5 |
84877 |
84838 |
0 |
0 |
T6 |
46948 |
46936 |
0 |
0 |
T7 |
4969 |
4936 |
0 |
0 |
T8 |
1029 |
1010 |
0 |
0 |
T26 |
1134 |
1122 |
0 |
0 |
T27 |
2864 |
2797 |
0 |
0 |
T28 |
10638 |
10578 |
0 |
0 |
T29 |
4938 |
4884 |
0 |
0 |
T30 |
2574 |
2562 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148146453 |
147069404 |
0 |
0 |
T4 |
47543 |
30237 |
0 |
0 |
T5 |
84877 |
84838 |
0 |
0 |
T6 |
46948 |
46936 |
0 |
0 |
T7 |
4969 |
4936 |
0 |
0 |
T8 |
1029 |
1010 |
0 |
0 |
T26 |
1134 |
1122 |
0 |
0 |
T27 |
2864 |
2797 |
0 |
0 |
T28 |
10638 |
10578 |
0 |
0 |
T29 |
4938 |
4884 |
0 |
0 |
T30 |
2574 |
2562 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149781296 |
0 |
2415 |
T4 |
23770 |
4856 |
0 |
3 |
T5 |
89586 |
89479 |
0 |
3 |
T6 |
105410 |
105341 |
0 |
3 |
T7 |
827 |
811 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2315 |
2230 |
0 |
3 |
T27 |
2147 |
2083 |
0 |
3 |
T28 |
2215 |
2197 |
0 |
3 |
T29 |
2674 |
2605 |
0 |
3 |
T30 |
1340 |
1313 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152647818 |
149788160 |
0 |
0 |
T4 |
23770 |
4895 |
0 |
0 |
T5 |
89586 |
89482 |
0 |
0 |
T6 |
105410 |
105344 |
0 |
0 |
T7 |
827 |
814 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2315 |
2233 |
0 |
0 |
T27 |
2147 |
2086 |
0 |
0 |
T28 |
2215 |
2200 |
0 |
0 |
T29 |
2674 |
2608 |
0 |
0 |
T30 |
1340 |
1316 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303940514 |
0 |
2415 |
T4 |
99047 |
20310 |
0 |
3 |
T5 |
164826 |
164611 |
0 |
3 |
T6 |
97807 |
97735 |
0 |
3 |
T7 |
10353 |
10181 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2361 |
2275 |
0 |
3 |
T27 |
5966 |
5794 |
0 |
3 |
T28 |
22163 |
22005 |
0 |
3 |
T29 |
10287 |
10030 |
0 |
3 |
T30 |
5362 |
5261 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
29747 |
0 |
0 |
T4 |
99047 |
13 |
0 |
0 |
T5 |
164826 |
1 |
0 |
0 |
T6 |
97807 |
1 |
0 |
0 |
T7 |
10353 |
5 |
0 |
0 |
T8 |
2143 |
3 |
0 |
0 |
T26 |
2361 |
18 |
0 |
0 |
T27 |
5966 |
25 |
0 |
0 |
T28 |
22163 |
17 |
0 |
0 |
T29 |
10287 |
55 |
0 |
0 |
T30 |
5362 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303940514 |
0 |
2415 |
T4 |
99047 |
20310 |
0 |
3 |
T5 |
164826 |
164611 |
0 |
3 |
T6 |
97807 |
97735 |
0 |
3 |
T7 |
10353 |
10181 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2361 |
2275 |
0 |
3 |
T27 |
5966 |
5794 |
0 |
3 |
T28 |
22163 |
22005 |
0 |
3 |
T29 |
10287 |
10030 |
0 |
3 |
T30 |
5362 |
5261 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
29790 |
0 |
0 |
T4 |
99047 |
13 |
0 |
0 |
T5 |
164826 |
1 |
0 |
0 |
T6 |
97807 |
1 |
0 |
0 |
T7 |
10353 |
5 |
0 |
0 |
T8 |
2143 |
3 |
0 |
0 |
T26 |
2361 |
18 |
0 |
0 |
T27 |
5966 |
17 |
0 |
0 |
T28 |
22163 |
25 |
0 |
0 |
T29 |
10287 |
59 |
0 |
0 |
T30 |
5362 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303940514 |
0 |
2415 |
T4 |
99047 |
20310 |
0 |
3 |
T5 |
164826 |
164611 |
0 |
3 |
T6 |
97807 |
97735 |
0 |
3 |
T7 |
10353 |
10181 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2361 |
2275 |
0 |
3 |
T27 |
5966 |
5794 |
0 |
3 |
T28 |
22163 |
22005 |
0 |
3 |
T29 |
10287 |
10030 |
0 |
3 |
T30 |
5362 |
5261 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
29376 |
0 |
0 |
T4 |
99047 |
13 |
0 |
0 |
T5 |
164826 |
1 |
0 |
0 |
T6 |
97807 |
1 |
0 |
0 |
T7 |
10353 |
7 |
0 |
0 |
T8 |
2143 |
3 |
0 |
0 |
T26 |
2361 |
10 |
0 |
0 |
T27 |
5966 |
21 |
0 |
0 |
T28 |
22163 |
25 |
0 |
0 |
T29 |
10287 |
52 |
0 |
0 |
T30 |
5362 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303940514 |
0 |
2415 |
T4 |
99047 |
20310 |
0 |
3 |
T5 |
164826 |
164611 |
0 |
3 |
T6 |
97807 |
97735 |
0 |
3 |
T7 |
10353 |
10181 |
0 |
3 |
T8 |
2143 |
2043 |
0 |
3 |
T26 |
2361 |
2275 |
0 |
3 |
T27 |
5966 |
5794 |
0 |
3 |
T28 |
22163 |
22005 |
0 |
3 |
T29 |
10287 |
10030 |
0 |
3 |
T30 |
5362 |
5261 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
29265 |
0 |
0 |
T4 |
99047 |
13 |
0 |
0 |
T5 |
164826 |
1 |
0 |
0 |
T6 |
97807 |
1 |
0 |
0 |
T7 |
10353 |
3 |
0 |
0 |
T8 |
2143 |
3 |
0 |
0 |
T26 |
2361 |
28 |
0 |
0 |
T27 |
5966 |
21 |
0 |
0 |
T28 |
22163 |
21 |
0 |
0 |
T29 |
10287 |
57 |
0 |
0 |
T30 |
5362 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
308433880 |
303947314 |
0 |
0 |
T4 |
99047 |
20349 |
0 |
0 |
T5 |
164826 |
164614 |
0 |
0 |
T6 |
97807 |
97738 |
0 |
0 |
T7 |
10353 |
10184 |
0 |
0 |
T8 |
2143 |
2046 |
0 |
0 |
T26 |
2361 |
2278 |
0 |
0 |
T27 |
5966 |
5797 |
0 |
0 |
T28 |
22163 |
22008 |
0 |
0 |
T29 |
10287 |
10033 |
0 |
0 |
T30 |
5362 |
5264 |
0 |
0 |