Line Coverage for Module :
clkmgr_extclk_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 34 | 1 | 1 | 100.00 |
| ALWAYS | 49 | 1 | 1 | 100.00 |
| ALWAYS | 66 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 34 |
1 |
1 |
| 49 |
1 |
1 |
| 66 |
1 |
1 |
Cond Coverage for Module :
clkmgr_extclk_sva_if
| Total | Covered | Percent |
| Conditions | 19 | 19 | 100.00 |
| Logical | 19 | 19 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (lc_clk_byp_req_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T26,T27,T28 |
LINE 49
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- ------------2-----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T7,T26,T27 |
| 1 | 0 | Covered | T7,T26,T27 |
| 1 | 1 | Covered | T7,T26,T27 |
LINE 49
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T7,T26,T27 |
LINE 49
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T7,T26,T27 |
LINE 66
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- -------------------2------------------- ------------3-----------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | 1 | Covered | T7,T26,T28 |
| 1 | 1 | 0 | Covered | T26,T27,T28 |
| 1 | 1 | 1 | Covered | T26,T27,T28 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T7,T26,T27 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
-------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T26,T27,T28 |
LINE 66
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
| -1- | Status | Tests |
| 0 | Covered | T7,T26,T27 |
| 1 | Covered | T7,T26,T27 |
Assert Coverage for Module :
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
3719 |
0 |
0 |
| T1 |
0 |
33 |
0 |
0 |
| T2 |
0 |
17 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T5 |
89586 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T7 |
827 |
1 |
0 |
0 |
| T8 |
2143 |
0 |
0 |
0 |
| T19 |
0 |
7 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
12 |
0 |
0 |
| T26 |
2315 |
7 |
0 |
0 |
| T27 |
2147 |
1 |
0 |
0 |
| T28 |
2215 |
11 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
0 |
12 |
0 |
0 |
AllClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
3719 |
0 |
0 |
| T1 |
0 |
33 |
0 |
0 |
| T2 |
0 |
17 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T5 |
89586 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T7 |
827 |
1 |
0 |
0 |
| T8 |
2143 |
0 |
0 |
0 |
| T19 |
0 |
7 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
12 |
0 |
0 |
| T26 |
2315 |
7 |
0 |
0 |
| T27 |
2147 |
1 |
0 |
0 |
| T28 |
2215 |
11 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
0 |
12 |
0 |
0 |
HiSpeedSelFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
2184 |
0 |
0 |
| T1 |
101395 |
18 |
0 |
0 |
| T2 |
0 |
11 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T18 |
1816 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T26 |
2315 |
4 |
0 |
0 |
| T27 |
2147 |
1 |
0 |
0 |
| T28 |
2215 |
9 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
1743 |
8 |
0 |
0 |
| T77 |
0 |
5 |
0 |
0 |
| T116 |
0 |
3 |
0 |
0 |
HiSpeedSelRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
2184 |
0 |
0 |
| T1 |
101395 |
18 |
0 |
0 |
| T2 |
0 |
11 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T18 |
1816 |
0 |
0 |
0 |
| T19 |
0 |
6 |
0 |
0 |
| T21 |
0 |
7 |
0 |
0 |
| T26 |
2315 |
4 |
0 |
0 |
| T27 |
2147 |
1 |
0 |
0 |
| T28 |
2215 |
9 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
1743 |
8 |
0 |
0 |
| T77 |
0 |
5 |
0 |
0 |
| T116 |
0 |
3 |
0 |
0 |
IoClkBypReqFall_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
4624 |
0 |
0 |
| T1 |
101395 |
36 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T18 |
1816 |
0 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
15 |
0 |
0 |
| T22 |
0 |
7 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T26 |
2315 |
12 |
0 |
0 |
| T27 |
2147 |
14 |
0 |
0 |
| T28 |
2215 |
12 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
1743 |
10 |
0 |
0 |
IoClkBypReqRise_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
152647818 |
4624 |
0 |
0 |
| T1 |
101395 |
36 |
0 |
0 |
| T4 |
23770 |
0 |
0 |
0 |
| T6 |
105410 |
0 |
0 |
0 |
| T18 |
1816 |
0 |
0 |
0 |
| T19 |
0 |
8 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
15 |
0 |
0 |
| T22 |
0 |
7 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T26 |
2315 |
12 |
0 |
0 |
| T27 |
2147 |
14 |
0 |
0 |
| T28 |
2215 |
12 |
0 |
0 |
| T29 |
2674 |
0 |
0 |
0 |
| T30 |
1340 |
0 |
0 |
0 |
| T33 |
1743 |
10 |
0 |
0 |