Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T23 |
28 |
28 |
0 |
0 |
T24 |
28 |
28 |
0 |
0 |
T25 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
T27 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1879626 |
613192 |
0 |
0 |
T6 |
4482972 |
4477902 |
0 |
0 |
T7 |
193977 |
63787 |
0 |
0 |
T8 |
105523 |
103791 |
0 |
0 |
T9 |
242005 |
239975 |
0 |
0 |
T23 |
51296 |
49683 |
0 |
0 |
T24 |
279864 |
278587 |
0 |
0 |
T25 |
62495 |
59470 |
0 |
0 |
T26 |
109629 |
107270 |
0 |
0 |
T27 |
47416 |
45074 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1012347828 |
997344210 |
0 |
14490 |
T4 |
92664 |
20832 |
0 |
18 |
T6 |
1078332 |
1077054 |
0 |
18 |
T7 |
30732 |
7434 |
0 |
18 |
T8 |
10074 |
9870 |
0 |
18 |
T9 |
8712 |
8616 |
0 |
18 |
T23 |
8046 |
7740 |
0 |
18 |
T24 |
6498 |
6444 |
0 |
18 |
T25 |
14064 |
13320 |
0 |
18 |
T26 |
16650 |
16230 |
0 |
18 |
T27 |
9576 |
9042 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T4 |
727273 |
166006 |
0 |
21 |
T6 |
1171541 |
1170052 |
0 |
21 |
T7 |
61059 |
14799 |
0 |
21 |
T8 |
36689 |
35981 |
0 |
21 |
T9 |
93012 |
92131 |
0 |
21 |
T23 |
15999 |
15397 |
0 |
21 |
T24 |
109718 |
109060 |
0 |
21 |
T25 |
16800 |
15912 |
0 |
21 |
T26 |
34224 |
33374 |
0 |
21 |
T27 |
13469 |
12720 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194323 |
0 |
0 |
T1 |
0 |
249 |
0 |
0 |
T3 |
0 |
1506 |
0 |
0 |
T4 |
727273 |
84 |
0 |
0 |
T6 |
1171541 |
4 |
0 |
0 |
T7 |
40980 |
8 |
0 |
0 |
T8 |
36689 |
161 |
0 |
0 |
T9 |
93012 |
102 |
0 |
0 |
T11 |
0 |
158 |
0 |
0 |
T19 |
0 |
46 |
0 |
0 |
T23 |
15999 |
64 |
0 |
0 |
T24 |
109718 |
78 |
0 |
0 |
T25 |
16800 |
131 |
0 |
0 |
T26 |
34224 |
241 |
0 |
0 |
T27 |
13469 |
12 |
0 |
0 |
T36 |
5400 |
0 |
0 |
0 |
T71 |
0 |
46 |
0 |
0 |
T72 |
0 |
46 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
1059689 |
425535 |
0 |
0 |
T6 |
2233099 |
2230757 |
0 |
0 |
T7 |
102186 |
41468 |
0 |
0 |
T8 |
58760 |
57901 |
0 |
0 |
T9 |
140281 |
139189 |
0 |
0 |
T23 |
27251 |
26507 |
0 |
0 |
T24 |
163648 |
163044 |
0 |
0 |
T25 |
31631 |
30199 |
0 |
0 |
T26 |
58755 |
57627 |
0 |
0 |
T27 |
24371 |
23273 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
415827939 |
411551806 |
0 |
0 |
T4 |
134781 |
30845 |
0 |
0 |
T6 |
133953 |
133749 |
0 |
0 |
T7 |
9835 |
2391 |
0 |
0 |
T8 |
6451 |
6330 |
0 |
0 |
T9 |
17440 |
17278 |
0 |
0 |
T23 |
2577 |
2484 |
0 |
0 |
T24 |
20816 |
20695 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
5550 |
5415 |
0 |
0 |
T27 |
1989 |
1881 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
415827939 |
411544981 |
0 |
2415 |
T4 |
134781 |
30782 |
0 |
3 |
T6 |
133953 |
133746 |
0 |
3 |
T7 |
9835 |
2385 |
0 |
3 |
T8 |
6451 |
6327 |
0 |
3 |
T9 |
17440 |
17275 |
0 |
3 |
T23 |
2577 |
2481 |
0 |
3 |
T24 |
20816 |
20692 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
5550 |
5412 |
0 |
3 |
T27 |
1989 |
1878 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
415827939 |
26884 |
0 |
0 |
T1 |
0 |
109 |
0 |
0 |
T3 |
0 |
616 |
0 |
0 |
T4 |
134781 |
0 |
0 |
0 |
T6 |
133953 |
0 |
0 |
0 |
T8 |
6451 |
34 |
0 |
0 |
T9 |
17440 |
27 |
0 |
0 |
T11 |
0 |
62 |
0 |
0 |
T19 |
0 |
22 |
0 |
0 |
T23 |
2577 |
0 |
0 |
0 |
T24 |
20816 |
26 |
0 |
0 |
T25 |
2344 |
40 |
0 |
0 |
T26 |
5550 |
50 |
0 |
0 |
T27 |
1989 |
0 |
0 |
0 |
T36 |
3832 |
0 |
0 |
0 |
T71 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
16749 |
0 |
0 |
T1 |
0 |
58 |
0 |
0 |
T3 |
0 |
402 |
0 |
0 |
T4 |
15444 |
0 |
0 |
0 |
T6 |
179722 |
0 |
0 |
0 |
T8 |
1679 |
46 |
0 |
0 |
T9 |
1452 |
17 |
0 |
0 |
T11 |
0 |
45 |
0 |
0 |
T19 |
0 |
7 |
0 |
0 |
T23 |
1341 |
0 |
0 |
0 |
T24 |
1083 |
10 |
0 |
0 |
T25 |
2344 |
18 |
0 |
0 |
T26 |
2775 |
66 |
0 |
0 |
T27 |
1596 |
0 |
0 |
0 |
T36 |
784 |
0 |
0 |
0 |
T72 |
0 |
46 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T9,T24 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T9,T24 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
19229 |
0 |
0 |
T1 |
0 |
82 |
0 |
0 |
T3 |
0 |
488 |
0 |
0 |
T4 |
15444 |
0 |
0 |
0 |
T6 |
179722 |
0 |
0 |
0 |
T8 |
1679 |
39 |
0 |
0 |
T9 |
1452 |
16 |
0 |
0 |
T11 |
0 |
51 |
0 |
0 |
T19 |
0 |
17 |
0 |
0 |
T23 |
1341 |
0 |
0 |
0 |
T24 |
1083 |
16 |
0 |
0 |
T25 |
2344 |
32 |
0 |
0 |
T26 |
2775 |
52 |
0 |
0 |
T27 |
1596 |
0 |
0 |
0 |
T36 |
784 |
0 |
0 |
0 |
T71 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
442769134 |
0 |
0 |
T4 |
140401 |
87275 |
0 |
0 |
T6 |
169536 |
169439 |
0 |
0 |
T7 |
10245 |
7604 |
0 |
0 |
T8 |
6720 |
6651 |
0 |
0 |
T9 |
18167 |
18027 |
0 |
0 |
T23 |
2685 |
2659 |
0 |
0 |
T24 |
21684 |
21658 |
0 |
0 |
T25 |
2442 |
2359 |
0 |
0 |
T26 |
5781 |
5713 |
0 |
0 |
T27 |
2072 |
2017 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
442769134 |
0 |
0 |
T4 |
140401 |
87275 |
0 |
0 |
T6 |
169536 |
169439 |
0 |
0 |
T7 |
10245 |
7604 |
0 |
0 |
T8 |
6720 |
6651 |
0 |
0 |
T9 |
18167 |
18027 |
0 |
0 |
T23 |
2685 |
2659 |
0 |
0 |
T24 |
21684 |
21658 |
0 |
0 |
T25 |
2442 |
2359 |
0 |
0 |
T26 |
5781 |
5713 |
0 |
0 |
T27 |
2072 |
2017 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
415827939 |
413725358 |
0 |
0 |
T4 |
134781 |
83780 |
0 |
0 |
T6 |
133953 |
133859 |
0 |
0 |
T7 |
9835 |
7301 |
0 |
0 |
T8 |
6451 |
6384 |
0 |
0 |
T9 |
17440 |
17305 |
0 |
0 |
T23 |
2577 |
2552 |
0 |
0 |
T24 |
20816 |
20791 |
0 |
0 |
T25 |
2344 |
2264 |
0 |
0 |
T26 |
5550 |
5484 |
0 |
0 |
T27 |
1989 |
1936 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
415827939 |
413725358 |
0 |
0 |
T4 |
134781 |
83780 |
0 |
0 |
T6 |
133953 |
133859 |
0 |
0 |
T7 |
9835 |
7301 |
0 |
0 |
T8 |
6451 |
6384 |
0 |
0 |
T9 |
17440 |
17305 |
0 |
0 |
T23 |
2577 |
2552 |
0 |
0 |
T24 |
20816 |
20791 |
0 |
0 |
T25 |
2344 |
2264 |
0 |
0 |
T26 |
5550 |
5484 |
0 |
0 |
T27 |
1989 |
1936 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207108743 |
207108743 |
0 |
0 |
T4 |
41896 |
41896 |
0 |
0 |
T6 |
66930 |
66930 |
0 |
0 |
T7 |
3651 |
3651 |
0 |
0 |
T8 |
3607 |
3607 |
0 |
0 |
T9 |
9716 |
9716 |
0 |
0 |
T23 |
1276 |
1276 |
0 |
0 |
T24 |
11671 |
11671 |
0 |
0 |
T25 |
1228 |
1228 |
0 |
0 |
T26 |
3250 |
3250 |
0 |
0 |
T27 |
968 |
968 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207108743 |
207108743 |
0 |
0 |
T4 |
41896 |
41896 |
0 |
0 |
T6 |
66930 |
66930 |
0 |
0 |
T7 |
3651 |
3651 |
0 |
0 |
T8 |
3607 |
3607 |
0 |
0 |
T9 |
9716 |
9716 |
0 |
0 |
T23 |
1276 |
1276 |
0 |
0 |
T24 |
11671 |
11671 |
0 |
0 |
T25 |
1228 |
1228 |
0 |
0 |
T26 |
3250 |
3250 |
0 |
0 |
T27 |
968 |
968 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103553759 |
103553759 |
0 |
0 |
T4 |
20950 |
20950 |
0 |
0 |
T6 |
33465 |
33465 |
0 |
0 |
T7 |
1825 |
1825 |
0 |
0 |
T8 |
1803 |
1803 |
0 |
0 |
T9 |
4858 |
4858 |
0 |
0 |
T23 |
638 |
638 |
0 |
0 |
T24 |
5834 |
5834 |
0 |
0 |
T25 |
613 |
613 |
0 |
0 |
T26 |
1625 |
1625 |
0 |
0 |
T27 |
484 |
484 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103553759 |
103553759 |
0 |
0 |
T4 |
20950 |
20950 |
0 |
0 |
T6 |
33465 |
33465 |
0 |
0 |
T7 |
1825 |
1825 |
0 |
0 |
T8 |
1803 |
1803 |
0 |
0 |
T9 |
4858 |
4858 |
0 |
0 |
T23 |
638 |
638 |
0 |
0 |
T24 |
5834 |
5834 |
0 |
0 |
T25 |
613 |
613 |
0 |
0 |
T26 |
1625 |
1625 |
0 |
0 |
T27 |
484 |
484 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213397424 |
212328621 |
0 |
0 |
T4 |
67393 |
41892 |
0 |
0 |
T6 |
72739 |
72692 |
0 |
0 |
T7 |
4918 |
3651 |
0 |
0 |
T8 |
3225 |
3192 |
0 |
0 |
T9 |
8720 |
8653 |
0 |
0 |
T23 |
1289 |
1276 |
0 |
0 |
T24 |
10409 |
10396 |
0 |
0 |
T25 |
1172 |
1133 |
0 |
0 |
T26 |
2775 |
2743 |
0 |
0 |
T27 |
994 |
968 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
213397424 |
212328621 |
0 |
0 |
T4 |
67393 |
41892 |
0 |
0 |
T6 |
72739 |
72692 |
0 |
0 |
T7 |
4918 |
3651 |
0 |
0 |
T8 |
3225 |
3192 |
0 |
0 |
T9 |
8720 |
8653 |
0 |
0 |
T23 |
1289 |
1276 |
0 |
0 |
T24 |
10409 |
10396 |
0 |
0 |
T25 |
1172 |
1133 |
0 |
0 |
T26 |
2775 |
2743 |
0 |
0 |
T27 |
994 |
968 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166224035 |
0 |
2415 |
T4 |
15444 |
3472 |
0 |
3 |
T6 |
179722 |
179509 |
0 |
3 |
T7 |
5122 |
1239 |
0 |
3 |
T8 |
1679 |
1645 |
0 |
3 |
T9 |
1452 |
1436 |
0 |
3 |
T23 |
1341 |
1290 |
0 |
3 |
T24 |
1083 |
1074 |
0 |
3 |
T25 |
2344 |
2220 |
0 |
3 |
T26 |
2775 |
2705 |
0 |
3 |
T27 |
1596 |
1507 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168724638 |
166231050 |
0 |
0 |
T4 |
15444 |
3535 |
0 |
0 |
T6 |
179722 |
179512 |
0 |
0 |
T7 |
5122 |
1246 |
0 |
0 |
T8 |
1679 |
1648 |
0 |
0 |
T9 |
1452 |
1439 |
0 |
0 |
T23 |
1341 |
1293 |
0 |
0 |
T24 |
1083 |
1077 |
0 |
0 |
T25 |
2344 |
2223 |
0 |
0 |
T26 |
2775 |
2708 |
0 |
0 |
T27 |
1596 |
1510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440450236 |
0 |
2415 |
T4 |
140401 |
32070 |
0 |
3 |
T6 |
169536 |
169322 |
0 |
3 |
T7 |
10245 |
2484 |
0 |
3 |
T8 |
6720 |
6591 |
0 |
3 |
T9 |
18167 |
17996 |
0 |
3 |
T23 |
2685 |
2584 |
0 |
3 |
T24 |
21684 |
21555 |
0 |
3 |
T25 |
2442 |
2313 |
0 |
3 |
T26 |
5781 |
5638 |
0 |
3 |
T27 |
2072 |
1957 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
32749 |
0 |
0 |
T4 |
140401 |
21 |
0 |
0 |
T6 |
169536 |
1 |
0 |
0 |
T7 |
10245 |
2 |
0 |
0 |
T8 |
6720 |
14 |
0 |
0 |
T9 |
18167 |
10 |
0 |
0 |
T23 |
2685 |
21 |
0 |
0 |
T24 |
21684 |
5 |
0 |
0 |
T25 |
2442 |
7 |
0 |
0 |
T26 |
5781 |
18 |
0 |
0 |
T27 |
2072 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440450236 |
0 |
2415 |
T4 |
140401 |
32070 |
0 |
3 |
T6 |
169536 |
169322 |
0 |
3 |
T7 |
10245 |
2484 |
0 |
3 |
T8 |
6720 |
6591 |
0 |
3 |
T9 |
18167 |
17996 |
0 |
3 |
T23 |
2685 |
2584 |
0 |
3 |
T24 |
21684 |
21555 |
0 |
3 |
T25 |
2442 |
2313 |
0 |
3 |
T26 |
5781 |
5638 |
0 |
3 |
T27 |
2072 |
1957 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
33131 |
0 |
0 |
T4 |
140401 |
21 |
0 |
0 |
T6 |
169536 |
1 |
0 |
0 |
T7 |
10245 |
2 |
0 |
0 |
T8 |
6720 |
8 |
0 |
0 |
T9 |
18167 |
14 |
0 |
0 |
T23 |
2685 |
16 |
0 |
0 |
T24 |
21684 |
7 |
0 |
0 |
T25 |
2442 |
12 |
0 |
0 |
T26 |
5781 |
16 |
0 |
0 |
T27 |
2072 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440450236 |
0 |
2415 |
T4 |
140401 |
32070 |
0 |
3 |
T6 |
169536 |
169322 |
0 |
3 |
T7 |
10245 |
2484 |
0 |
3 |
T8 |
6720 |
6591 |
0 |
3 |
T9 |
18167 |
17996 |
0 |
3 |
T23 |
2685 |
2584 |
0 |
3 |
T24 |
21684 |
21555 |
0 |
3 |
T25 |
2442 |
2313 |
0 |
3 |
T26 |
5781 |
5638 |
0 |
3 |
T27 |
2072 |
1957 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
32740 |
0 |
0 |
T4 |
140401 |
21 |
0 |
0 |
T6 |
169536 |
1 |
0 |
0 |
T7 |
10245 |
2 |
0 |
0 |
T8 |
6720 |
9 |
0 |
0 |
T9 |
18167 |
10 |
0 |
0 |
T23 |
2685 |
8 |
0 |
0 |
T24 |
21684 |
7 |
0 |
0 |
T25 |
2442 |
11 |
0 |
0 |
T26 |
5781 |
19 |
0 |
0 |
T27 |
2072 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440450236 |
0 |
2415 |
T4 |
140401 |
32070 |
0 |
3 |
T6 |
169536 |
169322 |
0 |
3 |
T7 |
10245 |
2484 |
0 |
3 |
T8 |
6720 |
6591 |
0 |
3 |
T9 |
18167 |
17996 |
0 |
3 |
T23 |
2685 |
2584 |
0 |
3 |
T24 |
21684 |
21555 |
0 |
3 |
T25 |
2442 |
2313 |
0 |
3 |
T26 |
5781 |
5638 |
0 |
3 |
T27 |
2072 |
1957 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
32841 |
0 |
0 |
T4 |
140401 |
21 |
0 |
0 |
T6 |
169536 |
1 |
0 |
0 |
T7 |
10245 |
2 |
0 |
0 |
T8 |
6720 |
11 |
0 |
0 |
T9 |
18167 |
8 |
0 |
0 |
T23 |
2685 |
19 |
0 |
0 |
T24 |
21684 |
7 |
0 |
0 |
T25 |
2442 |
11 |
0 |
0 |
T26 |
5781 |
20 |
0 |
0 |
T27 |
2072 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T23 |
1 |
1 |
0 |
0 |
T24 |
1 |
1 |
0 |
0 |
T25 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
444999203 |
440457134 |
0 |
0 |
T4 |
140401 |
32133 |
0 |
0 |
T6 |
169536 |
169325 |
0 |
0 |
T7 |
10245 |
2490 |
0 |
0 |
T8 |
6720 |
6594 |
0 |
0 |
T9 |
18167 |
17999 |
0 |
0 |
T23 |
2685 |
2587 |
0 |
0 |
T24 |
21684 |
21558 |
0 |
0 |
T25 |
2442 |
2316 |
0 |
0 |
T26 |
5781 |
5641 |
0 |
0 |
T27 |
2072 |
1960 |
0 |
0 |