Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT8,T9,T25
11CoveredT8,T9,T24

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 415828381 4351 0 0
g_div2.Div2Whole_A 415828381 5148 0 0
g_div4.Div4Stepped_A 207109163 4257 0 0
g_div4.Div4Whole_A 207109163 4903 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 415828381 4351 0 0
T1 0 17 0 0
T3 0 127 0 0
T4 134782 0 0 0
T6 133953 0 0 0
T8 6451 8 0 0
T9 17441 6 0 0
T11 0 10 0 0
T19 0 4 0 0
T23 2577 0 0 0
T24 20817 5 0 0
T25 2345 4 0 0
T26 5551 10 0 0
T27 1990 0 0 0
T36 3833 0 0 0
T71 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 415828381 5148 0 0
T1 0 23 0 0
T3 0 130 0 0
T4 134782 0 0 0
T6 133953 0 0 0
T8 6451 9 0 0
T9 17441 6 0 0
T11 0 11 0 0
T19 0 5 0 0
T23 2577 0 0 0
T24 20817 5 0 0
T25 2345 8 0 0
T26 5551 10 0 0
T27 1990 0 0 0
T36 3833 0 0 0
T71 0 5 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 207109163 4257 0 0
T1 0 17 0 0
T3 0 127 0 0
T4 41897 0 0 0
T6 66930 0 0 0
T8 3608 8 0 0
T9 9716 6 0 0
T11 0 10 0 0
T19 0 4 0 0
T23 1277 0 0 0
T24 11671 5 0 0
T25 1229 4 0 0
T26 3251 10 0 0
T27 969 0 0 0
T36 1897 0 0 0
T71 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 207109163 4903 0 0
T1 0 21 0 0
T3 0 130 0 0
T4 41897 0 0 0
T6 66930 0 0 0
T8 3608 9 0 0
T9 9716 6 0 0
T11 0 11 0 0
T19 0 5 0 0
T23 1277 0 0 0
T24 11671 5 0 0
T25 1229 7 0 0
T26 3251 10 0 0
T27 969 0 0 0
T36 1897 0 0 0
T71 0 4 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT8,T9,T25
11CoveredT8,T9,T24

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 415828381 4351 0 0
g_div2.Div2Whole_A 415828381 5148 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 415828381 4351 0 0
T1 0 17 0 0
T3 0 127 0 0
T4 134782 0 0 0
T6 133953 0 0 0
T8 6451 8 0 0
T9 17441 6 0 0
T11 0 10 0 0
T19 0 4 0 0
T23 2577 0 0 0
T24 20817 5 0 0
T25 2345 4 0 0
T26 5551 10 0 0
T27 1990 0 0 0
T36 3833 0 0 0
T71 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 415828381 5148 0 0
T1 0 23 0 0
T3 0 130 0 0
T4 134782 0 0 0
T6 133953 0 0 0
T8 6451 9 0 0
T9 17441 6 0 0
T11 0 11 0 0
T19 0 5 0 0
T23 2577 0 0 0
T24 20817 5 0 0
T25 2345 8 0 0
T26 5551 10 0 0
T27 1990 0 0 0
T36 3833 0 0 0
T71 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T9
10CoveredT8,T9,T25
11CoveredT8,T9,T24

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 207109163 4257 0 0
g_div4.Div4Whole_A 207109163 4903 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 207109163 4257 0 0
T1 0 17 0 0
T3 0 127 0 0
T4 41897 0 0 0
T6 66930 0 0 0
T8 3608 8 0 0
T9 9716 6 0 0
T11 0 10 0 0
T19 0 4 0 0
T23 1277 0 0 0
T24 11671 5 0 0
T25 1229 4 0 0
T26 3251 10 0 0
T27 969 0 0 0
T36 1897 0 0 0
T71 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 207109163 4903 0 0
T1 0 21 0 0
T3 0 130 0 0
T4 41897 0 0 0
T6 66930 0 0 0
T8 3608 9 0 0
T9 9716 6 0 0
T11 0 11 0 0
T19 0 5 0 0
T23 1277 0 0 0
T24 11671 5 0 0
T25 1229 7 0 0
T26 3251 10 0 0
T27 969 0 0 0
T36 1897 0 0 0
T71 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%