Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T9 |
28 |
28 |
0 |
0 |
T28 |
28 |
28 |
0 |
0 |
T29 |
28 |
28 |
0 |
0 |
T30 |
28 |
28 |
0 |
0 |
T31 |
28 |
28 |
0 |
0 |
T32 |
28 |
28 |
0 |
0 |
T33 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T6 |
868289 |
866115 |
0 |
0 |
T7 |
91591 |
87579 |
0 |
0 |
T8 |
63001 |
60043 |
0 |
0 |
T9 |
53804 |
52645 |
0 |
0 |
T28 |
53702 |
49404 |
0 |
0 |
T29 |
630245 |
629152 |
0 |
0 |
T30 |
37105 |
31608 |
0 |
0 |
T31 |
95021 |
93485 |
0 |
0 |
T32 |
42500 |
37171 |
0 |
0 |
T33 |
105172 |
103211 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
947848938 |
931539114 |
0 |
14490 |
T6 |
40320 |
40188 |
0 |
18 |
T7 |
21048 |
20016 |
0 |
18 |
T8 |
11562 |
10944 |
0 |
18 |
T9 |
5484 |
5334 |
0 |
18 |
T28 |
12342 |
11226 |
0 |
18 |
T29 |
14610 |
14568 |
0 |
18 |
T30 |
8544 |
7170 |
0 |
18 |
T31 |
8526 |
8352 |
0 |
18 |
T32 |
9642 |
8310 |
0 |
18 |
T33 |
9756 |
9516 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2127359754 |
2097895167 |
0 |
16905 |
T6 |
335275 |
334234 |
0 |
21 |
T7 |
24416 |
23219 |
0 |
21 |
T8 |
18566 |
17576 |
0 |
21 |
T9 |
18622 |
18141 |
0 |
21 |
T28 |
14317 |
13023 |
0 |
21 |
T29 |
246554 |
246044 |
0 |
21 |
T30 |
9911 |
8317 |
0 |
21 |
T31 |
33480 |
32851 |
0 |
21 |
T32 |
11428 |
9848 |
0 |
21 |
T33 |
36871 |
36012 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2127359754 |
188347 |
0 |
0 |
T1 |
0 |
277 |
0 |
0 |
T4 |
156046 |
0 |
0 |
0 |
T6 |
335275 |
4 |
0 |
0 |
T7 |
14032 |
205 |
0 |
0 |
T8 |
18566 |
134 |
0 |
0 |
T9 |
18622 |
10 |
0 |
0 |
T20 |
0 |
79 |
0 |
0 |
T28 |
14317 |
96 |
0 |
0 |
T29 |
246554 |
276 |
0 |
0 |
T30 |
9911 |
42 |
0 |
0 |
T31 |
33480 |
93 |
0 |
0 |
T32 |
11428 |
74 |
0 |
0 |
T33 |
36871 |
110 |
0 |
0 |
T38 |
0 |
80 |
0 |
0 |
T39 |
0 |
34 |
0 |
0 |
T40 |
0 |
72 |
0 |
0 |
T42 |
0 |
120 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T6 |
492694 |
491654 |
0 |
0 |
T7 |
46127 |
44305 |
0 |
0 |
T8 |
32873 |
31484 |
0 |
0 |
T9 |
29698 |
29131 |
0 |
0 |
T28 |
27043 |
25116 |
0 |
0 |
T29 |
369081 |
368501 |
0 |
0 |
T30 |
18650 |
16082 |
0 |
0 |
T31 |
53015 |
52243 |
0 |
0 |
T32 |
21430 |
18974 |
0 |
0 |
T33 |
58545 |
57644 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342544588 |
337941187 |
0 |
0 |
T6 |
52999 |
52809 |
0 |
0 |
T7 |
3368 |
3206 |
0 |
0 |
T8 |
2848 |
2699 |
0 |
0 |
T9 |
3250 |
3170 |
0 |
0 |
T28 |
1975 |
1800 |
0 |
0 |
T29 |
46776 |
46683 |
0 |
0 |
T30 |
1367 |
1150 |
0 |
0 |
T31 |
5930 |
5822 |
0 |
0 |
T32 |
1590 |
1373 |
0 |
0 |
T33 |
6507 |
6359 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342544588 |
337934257 |
0 |
2415 |
T6 |
52999 |
52806 |
0 |
3 |
T7 |
3368 |
3203 |
0 |
3 |
T8 |
2848 |
2696 |
0 |
3 |
T9 |
3250 |
3167 |
0 |
3 |
T28 |
1975 |
1797 |
0 |
3 |
T29 |
46776 |
46680 |
0 |
3 |
T30 |
1367 |
1147 |
0 |
3 |
T31 |
5930 |
5819 |
0 |
3 |
T32 |
1590 |
1370 |
0 |
3 |
T33 |
6507 |
6356 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342544588 |
26332 |
0 |
0 |
T1 |
0 |
121 |
0 |
0 |
T4 |
102606 |
0 |
0 |
0 |
T6 |
52999 |
0 |
0 |
0 |
T8 |
2848 |
29 |
0 |
0 |
T9 |
3250 |
0 |
0 |
0 |
T20 |
0 |
38 |
0 |
0 |
T28 |
1975 |
0 |
0 |
0 |
T29 |
46776 |
109 |
0 |
0 |
T30 |
1367 |
0 |
0 |
0 |
T31 |
5930 |
23 |
0 |
0 |
T32 |
1590 |
0 |
0 |
0 |
T33 |
6507 |
40 |
0 |
0 |
T38 |
0 |
41 |
0 |
0 |
T39 |
0 |
18 |
0 |
0 |
T40 |
0 |
34 |
0 |
0 |
T42 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
16684 |
0 |
0 |
T1 |
0 |
74 |
0 |
0 |
T4 |
26720 |
0 |
0 |
0 |
T6 |
6720 |
0 |
0 |
0 |
T8 |
1927 |
18 |
0 |
0 |
T9 |
914 |
0 |
0 |
0 |
T20 |
0 |
26 |
0 |
0 |
T28 |
2057 |
0 |
0 |
0 |
T29 |
2435 |
40 |
0 |
0 |
T30 |
1424 |
0 |
0 |
0 |
T31 |
1421 |
20 |
0 |
0 |
T32 |
1607 |
0 |
0 |
0 |
T33 |
1626 |
24 |
0 |
0 |
T38 |
0 |
25 |
0 |
0 |
T39 |
0 |
10 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T42 |
0 |
37 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T8,T29,T31 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T29,T31 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
18743 |
0 |
0 |
T1 |
0 |
82 |
0 |
0 |
T4 |
26720 |
0 |
0 |
0 |
T6 |
6720 |
0 |
0 |
0 |
T8 |
1927 |
23 |
0 |
0 |
T9 |
914 |
0 |
0 |
0 |
T20 |
0 |
15 |
0 |
0 |
T28 |
2057 |
0 |
0 |
0 |
T29 |
2435 |
48 |
0 |
0 |
T30 |
1424 |
0 |
0 |
0 |
T31 |
1421 |
16 |
0 |
0 |
T32 |
1607 |
0 |
0 |
0 |
T33 |
1626 |
8 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T39 |
0 |
6 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T42 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
364775701 |
0 |
0 |
T6 |
67209 |
67154 |
0 |
0 |
T7 |
3508 |
3454 |
0 |
0 |
T8 |
2966 |
2897 |
0 |
0 |
T9 |
3386 |
3345 |
0 |
0 |
T28 |
2057 |
2017 |
0 |
0 |
T29 |
48727 |
48658 |
0 |
0 |
T30 |
1424 |
1298 |
0 |
0 |
T31 |
6177 |
6108 |
0 |
0 |
T32 |
1656 |
1558 |
0 |
0 |
T33 |
6778 |
6752 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
364775701 |
0 |
0 |
T6 |
67209 |
67154 |
0 |
0 |
T7 |
3508 |
3454 |
0 |
0 |
T8 |
2966 |
2897 |
0 |
0 |
T9 |
3386 |
3345 |
0 |
0 |
T28 |
2057 |
2017 |
0 |
0 |
T29 |
48727 |
48658 |
0 |
0 |
T30 |
1424 |
1298 |
0 |
0 |
T31 |
6177 |
6108 |
0 |
0 |
T32 |
1656 |
1558 |
0 |
0 |
T33 |
6778 |
6752 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342544588 |
340219940 |
0 |
0 |
T6 |
52999 |
52946 |
0 |
0 |
T7 |
3368 |
3316 |
0 |
0 |
T8 |
2848 |
2781 |
0 |
0 |
T9 |
3250 |
3211 |
0 |
0 |
T28 |
1975 |
1937 |
0 |
0 |
T29 |
46776 |
46710 |
0 |
0 |
T30 |
1367 |
1246 |
0 |
0 |
T31 |
5930 |
5864 |
0 |
0 |
T32 |
1590 |
1497 |
0 |
0 |
T33 |
6507 |
6482 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
342544588 |
340219940 |
0 |
0 |
T6 |
52999 |
52946 |
0 |
0 |
T7 |
3368 |
3316 |
0 |
0 |
T8 |
2848 |
2781 |
0 |
0 |
T9 |
3250 |
3211 |
0 |
0 |
T28 |
1975 |
1937 |
0 |
0 |
T29 |
46776 |
46710 |
0 |
0 |
T30 |
1367 |
1246 |
0 |
0 |
T31 |
5930 |
5864 |
0 |
0 |
T32 |
1590 |
1497 |
0 |
0 |
T33 |
6507 |
6482 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170344332 |
170344332 |
0 |
0 |
T6 |
26473 |
26473 |
0 |
0 |
T7 |
1658 |
1658 |
0 |
0 |
T8 |
1473 |
1473 |
0 |
0 |
T9 |
1606 |
1606 |
0 |
0 |
T28 |
969 |
969 |
0 |
0 |
T29 |
27116 |
27116 |
0 |
0 |
T30 |
623 |
623 |
0 |
0 |
T31 |
3140 |
3140 |
0 |
0 |
T32 |
749 |
749 |
0 |
0 |
T33 |
3426 |
3426 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170344332 |
170344332 |
0 |
0 |
T6 |
26473 |
26473 |
0 |
0 |
T7 |
1658 |
1658 |
0 |
0 |
T8 |
1473 |
1473 |
0 |
0 |
T9 |
1606 |
1606 |
0 |
0 |
T28 |
969 |
969 |
0 |
0 |
T29 |
27116 |
27116 |
0 |
0 |
T30 |
623 |
623 |
0 |
0 |
T31 |
3140 |
3140 |
0 |
0 |
T32 |
749 |
749 |
0 |
0 |
T33 |
3426 |
3426 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85171565 |
85171565 |
0 |
0 |
T6 |
13237 |
13237 |
0 |
0 |
T7 |
829 |
829 |
0 |
0 |
T8 |
736 |
736 |
0 |
0 |
T9 |
803 |
803 |
0 |
0 |
T28 |
484 |
484 |
0 |
0 |
T29 |
13555 |
13555 |
0 |
0 |
T30 |
312 |
312 |
0 |
0 |
T31 |
1570 |
1570 |
0 |
0 |
T32 |
374 |
374 |
0 |
0 |
T33 |
1713 |
1713 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85171565 |
85171565 |
0 |
0 |
T6 |
13237 |
13237 |
0 |
0 |
T7 |
829 |
829 |
0 |
0 |
T8 |
736 |
736 |
0 |
0 |
T9 |
803 |
803 |
0 |
0 |
T28 |
484 |
484 |
0 |
0 |
T29 |
13555 |
13555 |
0 |
0 |
T30 |
312 |
312 |
0 |
0 |
T31 |
1570 |
1570 |
0 |
0 |
T32 |
374 |
374 |
0 |
0 |
T33 |
1713 |
1713 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
176294074 |
175121083 |
0 |
0 |
T6 |
23620 |
23594 |
0 |
0 |
T7 |
1684 |
1658 |
0 |
0 |
T8 |
1424 |
1391 |
0 |
0 |
T9 |
1625 |
1606 |
0 |
0 |
T28 |
988 |
969 |
0 |
0 |
T29 |
23389 |
23356 |
0 |
0 |
T30 |
684 |
623 |
0 |
0 |
T31 |
2964 |
2931 |
0 |
0 |
T32 |
795 |
748 |
0 |
0 |
T33 |
3253 |
3241 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
176294074 |
175121083 |
0 |
0 |
T6 |
23620 |
23594 |
0 |
0 |
T7 |
1684 |
1658 |
0 |
0 |
T8 |
1424 |
1391 |
0 |
0 |
T9 |
1625 |
1606 |
0 |
0 |
T28 |
988 |
969 |
0 |
0 |
T29 |
23389 |
23356 |
0 |
0 |
T30 |
684 |
623 |
0 |
0 |
T31 |
2964 |
2931 |
0 |
0 |
T32 |
795 |
748 |
0 |
0 |
T33 |
3253 |
3241 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155256519 |
0 |
2415 |
T6 |
6720 |
6698 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
1927 |
1824 |
0 |
3 |
T9 |
914 |
889 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
2435 |
2428 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
1421 |
1392 |
0 |
3 |
T32 |
1607 |
1385 |
0 |
3 |
T33 |
1626 |
1586 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157974823 |
155263677 |
0 |
0 |
T6 |
6720 |
6701 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
1927 |
1827 |
0 |
0 |
T9 |
914 |
892 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
2435 |
2431 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
1421 |
1395 |
0 |
0 |
T32 |
1607 |
1388 |
0 |
0 |
T33 |
1626 |
1589 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362361968 |
0 |
2415 |
T6 |
67209 |
67008 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
2966 |
2808 |
0 |
3 |
T9 |
3386 |
3299 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
48727 |
48627 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
6177 |
6062 |
0 |
3 |
T32 |
1656 |
1427 |
0 |
3 |
T33 |
6778 |
6621 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
31502 |
0 |
0 |
T6 |
67209 |
1 |
0 |
0 |
T7 |
3508 |
53 |
0 |
0 |
T8 |
2966 |
15 |
0 |
0 |
T9 |
3386 |
1 |
0 |
0 |
T28 |
2057 |
22 |
0 |
0 |
T29 |
48727 |
15 |
0 |
0 |
T30 |
1424 |
9 |
0 |
0 |
T31 |
6177 |
6 |
0 |
0 |
T32 |
1656 |
21 |
0 |
0 |
T33 |
6778 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362361968 |
0 |
2415 |
T6 |
67209 |
67008 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
2966 |
2808 |
0 |
3 |
T9 |
3386 |
3299 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
48727 |
48627 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
6177 |
6062 |
0 |
3 |
T32 |
1656 |
1427 |
0 |
3 |
T33 |
6778 |
6621 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
31704 |
0 |
0 |
T6 |
67209 |
1 |
0 |
0 |
T7 |
3508 |
55 |
0 |
0 |
T8 |
2966 |
11 |
0 |
0 |
T9 |
3386 |
4 |
0 |
0 |
T28 |
2057 |
25 |
0 |
0 |
T29 |
48727 |
21 |
0 |
0 |
T30 |
1424 |
13 |
0 |
0 |
T31 |
6177 |
8 |
0 |
0 |
T32 |
1656 |
19 |
0 |
0 |
T33 |
6778 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362361968 |
0 |
2415 |
T6 |
67209 |
67008 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
2966 |
2808 |
0 |
3 |
T9 |
3386 |
3299 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
48727 |
48627 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
6177 |
6062 |
0 |
3 |
T32 |
1656 |
1427 |
0 |
3 |
T33 |
6778 |
6621 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
31838 |
0 |
0 |
T6 |
67209 |
1 |
0 |
0 |
T7 |
3508 |
50 |
0 |
0 |
T8 |
2966 |
17 |
0 |
0 |
T9 |
3386 |
4 |
0 |
0 |
T28 |
2057 |
24 |
0 |
0 |
T29 |
48727 |
20 |
0 |
0 |
T30 |
1424 |
11 |
0 |
0 |
T31 |
6177 |
10 |
0 |
0 |
T32 |
1656 |
19 |
0 |
0 |
T33 |
6778 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T7,T8,T9 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362361968 |
0 |
2415 |
T6 |
67209 |
67008 |
0 |
3 |
T7 |
3508 |
3336 |
0 |
3 |
T8 |
2966 |
2808 |
0 |
3 |
T9 |
3386 |
3299 |
0 |
3 |
T28 |
2057 |
1871 |
0 |
3 |
T29 |
48727 |
48627 |
0 |
3 |
T30 |
1424 |
1195 |
0 |
3 |
T31 |
6177 |
6062 |
0 |
3 |
T32 |
1656 |
1427 |
0 |
3 |
T33 |
6778 |
6621 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
31544 |
0 |
0 |
T6 |
67209 |
1 |
0 |
0 |
T7 |
3508 |
47 |
0 |
0 |
T8 |
2966 |
21 |
0 |
0 |
T9 |
3386 |
1 |
0 |
0 |
T28 |
2057 |
25 |
0 |
0 |
T29 |
48727 |
23 |
0 |
0 |
T30 |
1424 |
9 |
0 |
0 |
T31 |
6177 |
10 |
0 |
0 |
T32 |
1656 |
15 |
0 |
0 |
T33 |
6778 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
367216380 |
362368930 |
0 |
0 |
T6 |
67209 |
67011 |
0 |
0 |
T7 |
3508 |
3339 |
0 |
0 |
T8 |
2966 |
2811 |
0 |
0 |
T9 |
3386 |
3302 |
0 |
0 |
T28 |
2057 |
1874 |
0 |
0 |
T29 |
48727 |
48630 |
0 |
0 |
T30 |
1424 |
1198 |
0 |
0 |
T31 |
6177 |
6065 |
0 |
0 |
T32 |
1656 |
1430 |
0 |
0 |
T33 |
6778 |
6624 |
0 |
0 |