Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3097732 |
3095063 |
0 |
0 |
T2 |
3925295 |
3923240 |
0 |
0 |
T4 |
11926305 |
11900747 |
0 |
0 |
T5 |
86901 |
85288 |
0 |
0 |
T6 |
157376 |
154609 |
0 |
0 |
T7 |
43985 |
38326 |
0 |
0 |
T18 |
300276 |
298356 |
0 |
0 |
T19 |
39095 |
34984 |
0 |
0 |
T20 |
76670 |
75086 |
0 |
0 |
T21 |
90611 |
89194 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1017535482 |
1002534474 |
0 |
14490 |
T1 |
324462 |
324138 |
0 |
18 |
T2 |
376950 |
376704 |
0 |
18 |
T4 |
1246866 |
1243848 |
0 |
18 |
T5 |
4536 |
4422 |
0 |
18 |
T6 |
15060 |
14748 |
0 |
18 |
T7 |
9930 |
8526 |
0 |
18 |
T18 |
7020 |
6954 |
0 |
18 |
T19 |
9030 |
8016 |
0 |
18 |
T20 |
6864 |
6684 |
0 |
18 |
T21 |
14574 |
14298 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1066083 |
1065048 |
0 |
21 |
T2 |
1372110 |
1371244 |
0 |
21 |
T4 |
4114267 |
4103667 |
0 |
21 |
T5 |
32760 |
32012 |
0 |
21 |
T6 |
54833 |
53732 |
0 |
21 |
T7 |
11861 |
10187 |
0 |
21 |
T18 |
118542 |
117597 |
0 |
21 |
T19 |
10433 |
9242 |
0 |
21 |
T20 |
25942 |
25312 |
0 |
21 |
T21 |
28031 |
27508 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
205669 |
0 |
0 |
T1 |
1066083 |
4 |
0 |
0 |
T2 |
1372110 |
4 |
0 |
0 |
T3 |
0 |
81 |
0 |
0 |
T4 |
4114267 |
686 |
0 |
0 |
T5 |
25200 |
12 |
0 |
0 |
T6 |
54833 |
265 |
0 |
0 |
T7 |
11861 |
28 |
0 |
0 |
T11 |
0 |
305 |
0 |
0 |
T18 |
118542 |
72 |
0 |
0 |
T19 |
10433 |
25 |
0 |
0 |
T20 |
25942 |
41 |
0 |
0 |
T21 |
28031 |
141 |
0 |
0 |
T22 |
5901 |
95 |
0 |
0 |
T121 |
0 |
37 |
0 |
0 |
T122 |
0 |
63 |
0 |
0 |
T125 |
0 |
82 |
0 |
0 |
T126 |
0 |
67 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1707187 |
1705838 |
0 |
0 |
T2 |
2176235 |
2175253 |
0 |
0 |
T4 |
6565172 |
6552764 |
0 |
0 |
T5 |
49605 |
48815 |
0 |
0 |
T6 |
87483 |
86090 |
0 |
0 |
T7 |
22194 |
19574 |
0 |
0 |
T18 |
174714 |
173766 |
0 |
0 |
T19 |
19632 |
17687 |
0 |
0 |
T20 |
43864 |
43051 |
0 |
0 |
T21 |
48006 |
47349 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
514214528 |
0 |
0 |
T1 |
185401 |
185225 |
0 |
0 |
T2 |
241244 |
241095 |
0 |
0 |
T4 |
613657 |
611835 |
0 |
0 |
T5 |
6048 |
5913 |
0 |
0 |
T6 |
9641 |
9451 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
22490 |
22314 |
0 |
0 |
T19 |
1419 |
1257 |
0 |
0 |
T20 |
4578 |
4471 |
0 |
0 |
T21 |
4485 |
4405 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
514207580 |
0 |
2415 |
T1 |
185401 |
185222 |
0 |
3 |
T2 |
241244 |
241092 |
0 |
3 |
T4 |
613657 |
611799 |
0 |
3 |
T5 |
6048 |
5910 |
0 |
3 |
T6 |
9641 |
9448 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
22490 |
22311 |
0 |
3 |
T19 |
1419 |
1254 |
0 |
3 |
T20 |
4578 |
4468 |
0 |
3 |
T21 |
4485 |
4402 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
28793 |
0 |
0 |
T1 |
185401 |
0 |
0 |
0 |
T2 |
241244 |
0 |
0 |
0 |
T3 |
0 |
30 |
0 |
0 |
T4 |
613657 |
97 |
0 |
0 |
T6 |
9641 |
107 |
0 |
0 |
T7 |
1655 |
0 |
0 |
0 |
T11 |
0 |
127 |
0 |
0 |
T18 |
22490 |
0 |
0 |
0 |
T19 |
1419 |
0 |
0 |
0 |
T20 |
4578 |
12 |
0 |
0 |
T21 |
4485 |
0 |
0 |
0 |
T22 |
2891 |
38 |
0 |
0 |
T121 |
0 |
14 |
0 |
0 |
T122 |
0 |
25 |
0 |
0 |
T125 |
0 |
39 |
0 |
0 |
T126 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
18209 |
0 |
0 |
T1 |
54077 |
0 |
0 |
0 |
T2 |
62825 |
0 |
0 |
0 |
T3 |
0 |
21 |
0 |
0 |
T4 |
207811 |
73 |
0 |
0 |
T6 |
2510 |
35 |
0 |
0 |
T7 |
1655 |
0 |
0 |
0 |
T11 |
0 |
77 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
4 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
26 |
0 |
0 |
T121 |
0 |
2 |
0 |
0 |
T122 |
0 |
17 |
0 |
0 |
T125 |
0 |
27 |
0 |
0 |
T126 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T4,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T4,T20 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
20580 |
0 |
0 |
T1 |
54077 |
0 |
0 |
0 |
T2 |
62825 |
0 |
0 |
0 |
T3 |
0 |
30 |
0 |
0 |
T4 |
207811 |
61 |
0 |
0 |
T6 |
2510 |
41 |
0 |
0 |
T7 |
1655 |
0 |
0 |
0 |
T11 |
0 |
101 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
7 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
31 |
0 |
0 |
T121 |
0 |
21 |
0 |
0 |
T122 |
0 |
21 |
0 |
0 |
T125 |
0 |
16 |
0 |
0 |
T126 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
549558597 |
0 |
0 |
T1 |
193132 |
193006 |
0 |
0 |
T2 |
251304 |
251249 |
0 |
0 |
T4 |
771247 |
770419 |
0 |
0 |
T5 |
6300 |
6245 |
0 |
0 |
T6 |
10043 |
9917 |
0 |
0 |
T7 |
1724 |
1612 |
0 |
0 |
T18 |
23428 |
23359 |
0 |
0 |
T19 |
1501 |
1389 |
0 |
0 |
T20 |
4769 |
4686 |
0 |
0 |
T21 |
4672 |
4646 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
549558597 |
0 |
0 |
T1 |
193132 |
193006 |
0 |
0 |
T2 |
251304 |
251249 |
0 |
0 |
T4 |
771247 |
770419 |
0 |
0 |
T5 |
6300 |
6245 |
0 |
0 |
T6 |
10043 |
9917 |
0 |
0 |
T7 |
1724 |
1612 |
0 |
0 |
T18 |
23428 |
23359 |
0 |
0 |
T19 |
1501 |
1389 |
0 |
0 |
T20 |
4769 |
4686 |
0 |
0 |
T21 |
4672 |
4646 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
516176213 |
0 |
0 |
T1 |
185401 |
185280 |
0 |
0 |
T2 |
241244 |
241191 |
0 |
0 |
T4 |
613657 |
612866 |
0 |
0 |
T5 |
6048 |
5995 |
0 |
0 |
T6 |
9641 |
9520 |
0 |
0 |
T7 |
1655 |
1547 |
0 |
0 |
T18 |
22490 |
22424 |
0 |
0 |
T19 |
1419 |
1312 |
0 |
0 |
T20 |
4578 |
4498 |
0 |
0 |
T21 |
4485 |
4460 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
516176213 |
0 |
0 |
T1 |
185401 |
185280 |
0 |
0 |
T2 |
241244 |
241191 |
0 |
0 |
T4 |
613657 |
612866 |
0 |
0 |
T5 |
6048 |
5995 |
0 |
0 |
T6 |
9641 |
9520 |
0 |
0 |
T7 |
1655 |
1547 |
0 |
0 |
T18 |
22490 |
22424 |
0 |
0 |
T19 |
1419 |
1312 |
0 |
0 |
T20 |
4578 |
4498 |
0 |
0 |
T21 |
4485 |
4460 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258454040 |
258454040 |
0 |
0 |
T1 |
92640 |
92640 |
0 |
0 |
T2 |
120596 |
120596 |
0 |
0 |
T4 |
307287 |
307287 |
0 |
0 |
T5 |
2998 |
2998 |
0 |
0 |
T6 |
5165 |
5165 |
0 |
0 |
T7 |
774 |
774 |
0 |
0 |
T18 |
11212 |
11212 |
0 |
0 |
T19 |
656 |
656 |
0 |
0 |
T20 |
4192 |
4192 |
0 |
0 |
T21 |
2230 |
2230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258454040 |
258454040 |
0 |
0 |
T1 |
92640 |
92640 |
0 |
0 |
T2 |
120596 |
120596 |
0 |
0 |
T4 |
307287 |
307287 |
0 |
0 |
T5 |
2998 |
2998 |
0 |
0 |
T6 |
5165 |
5165 |
0 |
0 |
T7 |
774 |
774 |
0 |
0 |
T18 |
11212 |
11212 |
0 |
0 |
T19 |
656 |
656 |
0 |
0 |
T20 |
4192 |
4192 |
0 |
0 |
T21 |
2230 |
2230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129226340 |
129226340 |
0 |
0 |
T1 |
46320 |
46320 |
0 |
0 |
T2 |
60298 |
60298 |
0 |
0 |
T4 |
153643 |
153643 |
0 |
0 |
T5 |
1499 |
1499 |
0 |
0 |
T6 |
2582 |
2582 |
0 |
0 |
T7 |
387 |
387 |
0 |
0 |
T18 |
5606 |
5606 |
0 |
0 |
T19 |
328 |
328 |
0 |
0 |
T20 |
2096 |
2096 |
0 |
0 |
T21 |
1115 |
1115 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129226340 |
129226340 |
0 |
0 |
T1 |
46320 |
46320 |
0 |
0 |
T2 |
60298 |
60298 |
0 |
0 |
T4 |
153643 |
153643 |
0 |
0 |
T5 |
1499 |
1499 |
0 |
0 |
T6 |
2582 |
2582 |
0 |
0 |
T7 |
387 |
387 |
0 |
0 |
T18 |
5606 |
5606 |
0 |
0 |
T19 |
328 |
328 |
0 |
0 |
T20 |
2096 |
2096 |
0 |
0 |
T21 |
1115 |
1115 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264578890 |
263617291 |
0 |
0 |
T1 |
92704 |
92644 |
0 |
0 |
T2 |
120627 |
120601 |
0 |
0 |
T4 |
387484 |
387089 |
0 |
0 |
T5 |
3024 |
2998 |
0 |
0 |
T6 |
4820 |
4760 |
0 |
0 |
T7 |
828 |
774 |
0 |
0 |
T18 |
11246 |
11213 |
0 |
0 |
T19 |
694 |
640 |
0 |
0 |
T20 |
2289 |
2249 |
0 |
0 |
T21 |
2242 |
2230 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264578890 |
263617291 |
0 |
0 |
T1 |
92704 |
92644 |
0 |
0 |
T2 |
120627 |
120601 |
0 |
0 |
T4 |
387484 |
387089 |
0 |
0 |
T5 |
3024 |
2998 |
0 |
0 |
T6 |
4820 |
4760 |
0 |
0 |
T7 |
828 |
774 |
0 |
0 |
T18 |
11246 |
11213 |
0 |
0 |
T19 |
694 |
640 |
0 |
0 |
T20 |
2289 |
2249 |
0 |
0 |
T21 |
2242 |
2230 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167089079 |
0 |
2415 |
T1 |
54077 |
54023 |
0 |
3 |
T2 |
62825 |
62784 |
0 |
3 |
T4 |
207811 |
207308 |
0 |
3 |
T5 |
756 |
737 |
0 |
3 |
T6 |
2510 |
2458 |
0 |
3 |
T7 |
1655 |
1421 |
0 |
3 |
T18 |
1170 |
1159 |
0 |
3 |
T19 |
1505 |
1336 |
0 |
3 |
T20 |
1144 |
1114 |
0 |
3 |
T21 |
2429 |
2383 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
169589247 |
167096166 |
0 |
0 |
T1 |
54077 |
54026 |
0 |
0 |
T2 |
62825 |
62787 |
0 |
0 |
T4 |
207811 |
207344 |
0 |
0 |
T5 |
756 |
740 |
0 |
0 |
T6 |
2510 |
2461 |
0 |
0 |
T7 |
1655 |
1424 |
0 |
0 |
T18 |
1170 |
1162 |
0 |
0 |
T19 |
1505 |
1339 |
0 |
0 |
T20 |
1144 |
1117 |
0 |
0 |
T21 |
2429 |
2386 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547477177 |
0 |
2415 |
T1 |
193132 |
192945 |
0 |
3 |
T2 |
251304 |
251146 |
0 |
3 |
T4 |
771247 |
769313 |
0 |
3 |
T5 |
6300 |
6157 |
0 |
3 |
T6 |
10043 |
9842 |
0 |
3 |
T7 |
1724 |
1481 |
0 |
3 |
T18 |
23428 |
23242 |
0 |
3 |
T19 |
1501 |
1329 |
0 |
3 |
T20 |
4769 |
4654 |
0 |
3 |
T21 |
4672 |
4585 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
34553 |
0 |
0 |
T1 |
193132 |
1 |
0 |
0 |
T2 |
251304 |
1 |
0 |
0 |
T4 |
771247 |
114 |
0 |
0 |
T5 |
6300 |
3 |
0 |
0 |
T6 |
10043 |
22 |
0 |
0 |
T7 |
1724 |
9 |
0 |
0 |
T18 |
23428 |
18 |
0 |
0 |
T19 |
1501 |
8 |
0 |
0 |
T20 |
4769 |
3 |
0 |
0 |
T21 |
4672 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547477177 |
0 |
2415 |
T1 |
193132 |
192945 |
0 |
3 |
T2 |
251304 |
251146 |
0 |
3 |
T4 |
771247 |
769313 |
0 |
3 |
T5 |
6300 |
6157 |
0 |
3 |
T6 |
10043 |
9842 |
0 |
3 |
T7 |
1724 |
1481 |
0 |
3 |
T18 |
23428 |
23242 |
0 |
3 |
T19 |
1501 |
1329 |
0 |
3 |
T20 |
4769 |
4654 |
0 |
3 |
T21 |
4672 |
4585 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
34422 |
0 |
0 |
T1 |
193132 |
1 |
0 |
0 |
T2 |
251304 |
1 |
0 |
0 |
T4 |
771247 |
113 |
0 |
0 |
T5 |
6300 |
3 |
0 |
0 |
T6 |
10043 |
18 |
0 |
0 |
T7 |
1724 |
5 |
0 |
0 |
T18 |
23428 |
19 |
0 |
0 |
T19 |
1501 |
1 |
0 |
0 |
T20 |
4769 |
3 |
0 |
0 |
T21 |
4672 |
47 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547477177 |
0 |
2415 |
T1 |
193132 |
192945 |
0 |
3 |
T2 |
251304 |
251146 |
0 |
3 |
T4 |
771247 |
769313 |
0 |
3 |
T5 |
6300 |
6157 |
0 |
3 |
T6 |
10043 |
9842 |
0 |
3 |
T7 |
1724 |
1481 |
0 |
3 |
T18 |
23428 |
23242 |
0 |
3 |
T19 |
1501 |
1329 |
0 |
3 |
T20 |
4769 |
4654 |
0 |
3 |
T21 |
4672 |
4585 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
34623 |
0 |
0 |
T1 |
193132 |
1 |
0 |
0 |
T2 |
251304 |
1 |
0 |
0 |
T4 |
771247 |
114 |
0 |
0 |
T5 |
6300 |
3 |
0 |
0 |
T6 |
10043 |
24 |
0 |
0 |
T7 |
1724 |
5 |
0 |
0 |
T18 |
23428 |
18 |
0 |
0 |
T19 |
1501 |
8 |
0 |
0 |
T20 |
4769 |
5 |
0 |
0 |
T21 |
4672 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547477177 |
0 |
2415 |
T1 |
193132 |
192945 |
0 |
3 |
T2 |
251304 |
251146 |
0 |
3 |
T4 |
771247 |
769313 |
0 |
3 |
T5 |
6300 |
6157 |
0 |
3 |
T6 |
10043 |
9842 |
0 |
3 |
T7 |
1724 |
1481 |
0 |
3 |
T18 |
23428 |
23242 |
0 |
3 |
T19 |
1501 |
1329 |
0 |
3 |
T20 |
4769 |
4654 |
0 |
3 |
T21 |
4672 |
4585 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
34489 |
0 |
0 |
T1 |
193132 |
1 |
0 |
0 |
T2 |
251304 |
1 |
0 |
0 |
T4 |
771247 |
114 |
0 |
0 |
T5 |
6300 |
3 |
0 |
0 |
T6 |
10043 |
18 |
0 |
0 |
T7 |
1724 |
9 |
0 |
0 |
T18 |
23428 |
17 |
0 |
0 |
T19 |
1501 |
8 |
0 |
0 |
T20 |
4769 |
7 |
0 |
0 |
T21 |
4672 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
547484183 |
0 |
0 |
T1 |
193132 |
192948 |
0 |
0 |
T2 |
251304 |
251149 |
0 |
0 |
T4 |
771247 |
769349 |
0 |
0 |
T5 |
6300 |
6160 |
0 |
0 |
T6 |
10043 |
9845 |
0 |
0 |
T7 |
1724 |
1484 |
0 |
0 |
T18 |
23428 |
23245 |
0 |
0 |
T19 |
1501 |
1332 |
0 |
0 |
T20 |
4769 |
4657 |
0 |
0 |
T21 |
4672 |
4588 |
0 |
0 |