Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1007270 |
0 |
0 |
T1 |
903567 |
467 |
0 |
0 |
T2 |
1160880 |
578 |
0 |
0 |
T3 |
4242536 |
2956 |
0 |
0 |
T4 |
3183316 |
2864 |
0 |
0 |
T11 |
0 |
1890 |
0 |
0 |
T12 |
0 |
10762 |
0 |
0 |
T13 |
0 |
300 |
0 |
0 |
T14 |
0 |
360 |
0 |
0 |
T18 |
98712 |
0 |
0 |
0 |
T19 |
8882 |
0 |
0 |
0 |
T20 |
30499 |
0 |
0 |
0 |
T21 |
24050 |
0 |
0 |
0 |
T22 |
16382 |
0 |
0 |
0 |
T23 |
27367 |
0 |
0 |
0 |
T24 |
0 |
174 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T50 |
14067 |
2 |
0 |
0 |
T51 |
13224 |
2 |
0 |
0 |
T52 |
6039 |
0 |
0 |
0 |
T53 |
19422 |
2 |
0 |
0 |
T54 |
22704 |
1 |
0 |
0 |
T55 |
15012 |
1 |
0 |
0 |
T57 |
11282 |
1 |
0 |
0 |
T59 |
9820 |
2 |
0 |
0 |
T131 |
0 |
540 |
0 |
0 |
T132 |
13168 |
1 |
0 |
0 |
T133 |
22176 |
1 |
0 |
0 |
T134 |
18712 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1004844 |
0 |
0 |
T1 |
356884 |
467 |
0 |
0 |
T2 |
434266 |
578 |
0 |
0 |
T3 |
1646141 |
2956 |
0 |
0 |
T4 |
1311218 |
2864 |
0 |
0 |
T11 |
0 |
1890 |
0 |
0 |
T12 |
0 |
10714 |
0 |
0 |
T13 |
0 |
300 |
0 |
0 |
T14 |
0 |
360 |
0 |
0 |
T18 |
28058 |
0 |
0 |
0 |
T19 |
7432 |
0 |
0 |
0 |
T20 |
12200 |
0 |
0 |
0 |
T21 |
14369 |
0 |
0 |
0 |
T22 |
9354 |
0 |
0 |
0 |
T23 |
15612 |
0 |
0 |
0 |
T24 |
0 |
174 |
0 |
0 |
T25 |
0 |
20 |
0 |
0 |
T27 |
0 |
10 |
0 |
0 |
T50 |
20651 |
2 |
0 |
0 |
T51 |
20905 |
2 |
0 |
0 |
T52 |
1222 |
0 |
0 |
0 |
T53 |
33191 |
2 |
0 |
0 |
T54 |
33962 |
1 |
0 |
0 |
T55 |
23703 |
1 |
0 |
0 |
T57 |
24694 |
1 |
0 |
0 |
T59 |
4272 |
2 |
0 |
0 |
T131 |
0 |
540 |
0 |
0 |
T132 |
5482 |
1 |
0 |
0 |
T133 |
51388 |
1 |
0 |
0 |
T134 |
7242 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520333564 |
26668 |
0 |
0 |
T1 |
185401 |
32 |
0 |
0 |
T2 |
241244 |
42 |
0 |
0 |
T3 |
853925 |
152 |
0 |
0 |
T4 |
613657 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
22490 |
0 |
0 |
0 |
T19 |
1419 |
0 |
0 |
0 |
T20 |
4578 |
0 |
0 |
0 |
T21 |
4485 |
0 |
0 |
0 |
T22 |
2891 |
0 |
0 |
0 |
T23 |
5226 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26668 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520333564 |
32422 |
0 |
0 |
T1 |
185401 |
32 |
0 |
0 |
T2 |
241244 |
42 |
0 |
0 |
T3 |
853925 |
152 |
0 |
0 |
T4 |
613657 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
22490 |
0 |
0 |
0 |
T19 |
1419 |
0 |
0 |
0 |
T20 |
4578 |
0 |
0 |
0 |
T21 |
4485 |
0 |
0 |
0 |
T22 |
2891 |
0 |
0 |
0 |
T23 |
5226 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32443 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32416 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520333564 |
32425 |
0 |
0 |
T1 |
185401 |
32 |
0 |
0 |
T2 |
241244 |
42 |
0 |
0 |
T3 |
853925 |
152 |
0 |
0 |
T4 |
613657 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
22490 |
0 |
0 |
0 |
T19 |
1419 |
0 |
0 |
0 |
T20 |
4578 |
0 |
0 |
0 |
T21 |
4485 |
0 |
0 |
0 |
T22 |
2891 |
0 |
0 |
0 |
T23 |
5226 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259536869 |
26668 |
0 |
0 |
T1 |
92640 |
32 |
0 |
0 |
T2 |
120596 |
42 |
0 |
0 |
T3 |
427029 |
152 |
0 |
0 |
T4 |
307287 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11212 |
0 |
0 |
0 |
T19 |
656 |
0 |
0 |
0 |
T20 |
4192 |
0 |
0 |
0 |
T21 |
2230 |
0 |
0 |
0 |
T22 |
1660 |
0 |
0 |
0 |
T23 |
2573 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26668 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259536869 |
32525 |
0 |
0 |
T1 |
92640 |
32 |
0 |
0 |
T2 |
120596 |
42 |
0 |
0 |
T3 |
427029 |
152 |
0 |
0 |
T4 |
307287 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11212 |
0 |
0 |
0 |
T19 |
656 |
0 |
0 |
0 |
T20 |
4192 |
0 |
0 |
0 |
T21 |
2230 |
0 |
0 |
0 |
T22 |
1660 |
0 |
0 |
0 |
T23 |
2573 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32559 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32518 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259536869 |
32527 |
0 |
0 |
T1 |
92640 |
32 |
0 |
0 |
T2 |
120596 |
42 |
0 |
0 |
T3 |
427029 |
152 |
0 |
0 |
T4 |
307287 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11212 |
0 |
0 |
0 |
T19 |
656 |
0 |
0 |
0 |
T20 |
4192 |
0 |
0 |
0 |
T21 |
2230 |
0 |
0 |
0 |
T22 |
1660 |
0 |
0 |
0 |
T23 |
2573 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129767751 |
26668 |
0 |
0 |
T1 |
46320 |
32 |
0 |
0 |
T2 |
60298 |
42 |
0 |
0 |
T3 |
213512 |
152 |
0 |
0 |
T4 |
153643 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
5606 |
0 |
0 |
0 |
T19 |
328 |
0 |
0 |
0 |
T20 |
2096 |
0 |
0 |
0 |
T21 |
1115 |
0 |
0 |
0 |
T22 |
830 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26668 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129767751 |
32490 |
0 |
0 |
T1 |
46320 |
32 |
0 |
0 |
T2 |
60298 |
42 |
0 |
0 |
T3 |
213512 |
152 |
0 |
0 |
T4 |
153643 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
5606 |
0 |
0 |
0 |
T19 |
328 |
0 |
0 |
0 |
T20 |
2096 |
0 |
0 |
0 |
T21 |
1115 |
0 |
0 |
0 |
T22 |
830 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32528 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32489 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129767751 |
32496 |
0 |
0 |
T1 |
46320 |
32 |
0 |
0 |
T2 |
60298 |
42 |
0 |
0 |
T3 |
213512 |
152 |
0 |
0 |
T4 |
153643 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
5606 |
0 |
0 |
0 |
T19 |
328 |
0 |
0 |
0 |
T20 |
2096 |
0 |
0 |
0 |
T21 |
1115 |
0 |
0 |
0 |
T22 |
830 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553920608 |
26668 |
0 |
0 |
T1 |
193132 |
32 |
0 |
0 |
T2 |
251304 |
42 |
0 |
0 |
T3 |
979536 |
152 |
0 |
0 |
T4 |
771247 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
23428 |
0 |
0 |
0 |
T19 |
1501 |
0 |
0 |
0 |
T20 |
4769 |
0 |
0 |
0 |
T21 |
4672 |
0 |
0 |
0 |
T22 |
3011 |
0 |
0 |
0 |
T23 |
5445 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26668 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553920608 |
32545 |
0 |
0 |
T1 |
193132 |
32 |
0 |
0 |
T2 |
251304 |
42 |
0 |
0 |
T3 |
979536 |
152 |
0 |
0 |
T4 |
771247 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
23428 |
0 |
0 |
0 |
T19 |
1501 |
0 |
0 |
0 |
T20 |
4769 |
0 |
0 |
0 |
T21 |
4672 |
0 |
0 |
0 |
T22 |
3011 |
0 |
0 |
0 |
T23 |
5445 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32558 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32534 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553920608 |
32548 |
0 |
0 |
T1 |
193132 |
32 |
0 |
0 |
T2 |
251304 |
42 |
0 |
0 |
T3 |
979536 |
152 |
0 |
0 |
T4 |
771247 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
23428 |
0 |
0 |
0 |
T19 |
1501 |
0 |
0 |
0 |
T20 |
4769 |
0 |
0 |
0 |
T21 |
4672 |
0 |
0 |
0 |
T22 |
3011 |
0 |
0 |
0 |
T23 |
5445 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
265706055 |
26330 |
0 |
0 |
T1 |
92704 |
32 |
0 |
0 |
T2 |
120627 |
42 |
0 |
0 |
T3 |
470184 |
152 |
0 |
0 |
T4 |
387484 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11246 |
0 |
0 |
0 |
T19 |
694 |
0 |
0 |
0 |
T20 |
2289 |
0 |
0 |
0 |
T21 |
2242 |
0 |
0 |
0 |
T22 |
1446 |
0 |
0 |
0 |
T23 |
2614 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26668 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
557 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
265706055 |
32373 |
0 |
0 |
T1 |
92704 |
32 |
0 |
0 |
T2 |
120627 |
42 |
0 |
0 |
T3 |
470184 |
152 |
0 |
0 |
T4 |
387484 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11246 |
0 |
0 |
0 |
T19 |
694 |
0 |
0 |
0 |
T20 |
2289 |
0 |
0 |
0 |
T21 |
2242 |
0 |
0 |
0 |
T22 |
1446 |
0 |
0 |
0 |
T23 |
2614 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32595 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32279 |
0 |
0 |
T1 |
54077 |
32 |
0 |
0 |
T2 |
62825 |
42 |
0 |
0 |
T3 |
243726 |
152 |
0 |
0 |
T4 |
207811 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
1170 |
0 |
0 |
0 |
T19 |
1505 |
0 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2429 |
0 |
0 |
0 |
T22 |
1505 |
0 |
0 |
0 |
T23 |
2558 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
265706055 |
32418 |
0 |
0 |
T1 |
92704 |
32 |
0 |
0 |
T2 |
120627 |
42 |
0 |
0 |
T3 |
470184 |
152 |
0 |
0 |
T4 |
387484 |
128 |
0 |
0 |
T11 |
0 |
138 |
0 |
0 |
T12 |
0 |
568 |
0 |
0 |
T13 |
0 |
24 |
0 |
0 |
T18 |
11246 |
0 |
0 |
0 |
T19 |
694 |
0 |
0 |
0 |
T20 |
2289 |
0 |
0 |
0 |
T21 |
2242 |
0 |
0 |
0 |
T22 |
1446 |
0 |
0 |
0 |
T23 |
2614 |
0 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T50,T52,T53 |
1 | 1 | Covered | T52,T59,T133 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T52,T59,T133 |
1 | 1 | Covered | T50,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
26 |
0 |
0 |
T50 |
4689 |
2 |
0 |
0 |
T52 |
6039 |
3 |
0 |
0 |
T53 |
6474 |
1 |
0 |
0 |
T54 |
7568 |
1 |
0 |
0 |
T56 |
6723 |
2 |
0 |
0 |
T59 |
4910 |
2 |
0 |
0 |
T133 |
11088 |
2 |
0 |
0 |
T135 |
14705 |
1 |
0 |
0 |
T136 |
11660 |
2 |
0 |
0 |
T137 |
7125 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520333564 |
26 |
0 |
0 |
T50 |
18005 |
2 |
0 |
0 |
T52 |
5797 |
3 |
0 |
0 |
T53 |
28250 |
1 |
0 |
0 |
T54 |
29059 |
1 |
0 |
0 |
T56 |
13172 |
2 |
0 |
0 |
T59 |
4910 |
2 |
0 |
0 |
T133 |
53219 |
2 |
0 |
0 |
T135 |
14705 |
1 |
0 |
0 |
T136 |
11660 |
2 |
0 |
0 |
T137 |
14249 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T54 |
1 | 0 | Covered | T50,T52,T54 |
1 | 1 | Covered | T133,T56 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T54 |
1 | 0 | Covered | T133,T56 |
1 | 1 | Covered | T50,T52,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
20 |
0 |
0 |
T50 |
4689 |
1 |
0 |
0 |
T52 |
6039 |
1 |
0 |
0 |
T54 |
7568 |
1 |
0 |
0 |
T56 |
6723 |
2 |
0 |
0 |
T59 |
4910 |
1 |
0 |
0 |
T133 |
11088 |
2 |
0 |
0 |
T134 |
9356 |
2 |
0 |
0 |
T135 |
14705 |
1 |
0 |
0 |
T136 |
11660 |
1 |
0 |
0 |
T138 |
5148 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
520333564 |
20 |
0 |
0 |
T50 |
18005 |
1 |
0 |
0 |
T52 |
5797 |
1 |
0 |
0 |
T54 |
29059 |
1 |
0 |
0 |
T56 |
13172 |
2 |
0 |
0 |
T59 |
4910 |
1 |
0 |
0 |
T133 |
53219 |
2 |
0 |
0 |
T134 |
8982 |
2 |
0 |
0 |
T135 |
14705 |
1 |
0 |
0 |
T136 |
11660 |
1 |
0 |
0 |
T138 |
10297 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T53 |
1 | 0 | Covered | T50,T51,T53 |
1 | 1 | Covered | T51,T59,T136 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T53 |
1 | 0 | Covered | T51,T59,T136 |
1 | 1 | Covered | T50,T51,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
31 |
0 |
0 |
T50 |
4689 |
2 |
0 |
0 |
T51 |
4408 |
2 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
1 |
0 |
0 |
T55 |
5004 |
1 |
0 |
0 |
T57 |
5641 |
1 |
0 |
0 |
T59 |
4910 |
2 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T133 |
11088 |
1 |
0 |
0 |
T134 |
9356 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259536869 |
31 |
0 |
0 |
T50 |
8260 |
2 |
0 |
0 |
T51 |
8362 |
2 |
0 |
0 |
T53 |
13277 |
2 |
0 |
0 |
T54 |
13585 |
1 |
0 |
0 |
T55 |
9481 |
1 |
0 |
0 |
T57 |
12347 |
1 |
0 |
0 |
T59 |
2136 |
2 |
0 |
0 |
T132 |
2741 |
1 |
0 |
0 |
T133 |
25694 |
1 |
0 |
0 |
T134 |
3621 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T53 |
1 | 0 | Covered | T50,T51,T53 |
1 | 1 | Covered | T136,T138,T139 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T53 |
1 | 0 | Covered | T136,T138,T139 |
1 | 1 | Covered | T50,T51,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
32 |
0 |
0 |
T50 |
4689 |
1 |
0 |
0 |
T51 |
4408 |
1 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
1 |
0 |
0 |
T55 |
5004 |
1 |
0 |
0 |
T57 |
5641 |
1 |
0 |
0 |
T59 |
4910 |
1 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T133 |
11088 |
1 |
0 |
0 |
T134 |
9356 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
259536869 |
32 |
0 |
0 |
T50 |
8260 |
1 |
0 |
0 |
T51 |
8362 |
1 |
0 |
0 |
T53 |
13277 |
2 |
0 |
0 |
T54 |
13585 |
1 |
0 |
0 |
T55 |
9481 |
1 |
0 |
0 |
T57 |
12347 |
1 |
0 |
0 |
T59 |
2136 |
1 |
0 |
0 |
T132 |
2741 |
1 |
0 |
0 |
T133 |
25694 |
1 |
0 |
0 |
T134 |
3621 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T50,T140,T141 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T140,T141 |
1 | 1 | Covered | T50,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
29 |
0 |
0 |
T50 |
4689 |
3 |
0 |
0 |
T51 |
4408 |
1 |
0 |
0 |
T52 |
6039 |
1 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
2 |
0 |
0 |
T55 |
5004 |
2 |
0 |
0 |
T58 |
2745 |
1 |
0 |
0 |
T140 |
5309 |
2 |
0 |
0 |
T142 |
5994 |
1 |
0 |
0 |
T143 |
6749 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129767751 |
29 |
0 |
0 |
T50 |
4131 |
3 |
0 |
0 |
T51 |
4181 |
1 |
0 |
0 |
T52 |
1222 |
1 |
0 |
0 |
T53 |
6637 |
2 |
0 |
0 |
T54 |
6792 |
2 |
0 |
0 |
T55 |
4741 |
2 |
0 |
0 |
T58 |
2477 |
1 |
0 |
0 |
T140 |
1155 |
2 |
0 |
0 |
T142 |
1283 |
1 |
0 |
0 |
T143 |
1401 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T50,T52,T53 |
1 | 1 | Covered | T55,T140,T141 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T52,T53 |
1 | 0 | Covered | T55,T140,T141 |
1 | 1 | Covered | T50,T52,T53 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
35 |
0 |
0 |
T50 |
4689 |
2 |
0 |
0 |
T52 |
6039 |
2 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
2 |
0 |
0 |
T55 |
5004 |
3 |
0 |
0 |
T134 |
9356 |
1 |
0 |
0 |
T136 |
11660 |
1 |
0 |
0 |
T140 |
5309 |
2 |
0 |
0 |
T142 |
5994 |
1 |
0 |
0 |
T144 |
10300 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129767751 |
35 |
0 |
0 |
T50 |
4131 |
2 |
0 |
0 |
T52 |
1222 |
2 |
0 |
0 |
T53 |
6637 |
2 |
0 |
0 |
T54 |
6792 |
2 |
0 |
0 |
T55 |
4741 |
3 |
0 |
0 |
T134 |
1811 |
1 |
0 |
0 |
T136 |
2531 |
1 |
0 |
0 |
T140 |
1155 |
2 |
0 |
0 |
T142 |
1283 |
1 |
0 |
0 |
T144 |
9547 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T53,T54 |
1 | 0 | Covered | T50,T53,T54 |
1 | 1 | Covered | T54,T139 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T53,T54 |
1 | 0 | Covered | T54,T139 |
1 | 1 | Covered | T50,T53,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
27 |
0 |
0 |
T50 |
4689 |
1 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
3 |
0 |
0 |
T57 |
5641 |
1 |
0 |
0 |
T58 |
2745 |
1 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T134 |
9356 |
2 |
0 |
0 |
T136 |
11660 |
2 |
0 |
0 |
T145 |
8536 |
1 |
0 |
0 |
T146 |
5619 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553920608 |
27 |
0 |
0 |
T50 |
18757 |
1 |
0 |
0 |
T53 |
29429 |
2 |
0 |
0 |
T54 |
30272 |
3 |
0 |
0 |
T57 |
26860 |
1 |
0 |
0 |
T58 |
11440 |
1 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T134 |
9356 |
2 |
0 |
0 |
T136 |
12147 |
2 |
0 |
0 |
T145 |
8985 |
1 |
0 |
0 |
T146 |
21615 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T53,T54 |
1 | 0 | Covered | T50,T53,T54 |
1 | 1 | Covered | T50,T54,T132 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T53,T54 |
1 | 0 | Covered | T50,T54,T132 |
1 | 1 | Covered | T50,T53,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
25 |
0 |
0 |
T50 |
4689 |
2 |
0 |
0 |
T53 |
6474 |
2 |
0 |
0 |
T54 |
7568 |
3 |
0 |
0 |
T56 |
6723 |
1 |
0 |
0 |
T59 |
4910 |
1 |
0 |
0 |
T132 |
6584 |
2 |
0 |
0 |
T134 |
9356 |
1 |
0 |
0 |
T136 |
11660 |
1 |
0 |
0 |
T138 |
5148 |
1 |
0 |
0 |
T145 |
8536 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
553920608 |
25 |
0 |
0 |
T50 |
18757 |
2 |
0 |
0 |
T53 |
29429 |
2 |
0 |
0 |
T54 |
30272 |
3 |
0 |
0 |
T56 |
13722 |
1 |
0 |
0 |
T59 |
5115 |
1 |
0 |
0 |
T132 |
6584 |
2 |
0 |
0 |
T134 |
9356 |
1 |
0 |
0 |
T136 |
12147 |
1 |
0 |
0 |
T138 |
10727 |
1 |
0 |
0 |
T145 |
8985 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T50,T54,T147 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T54,T147 |
1 | 1 | Covered | T50,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
39 |
0 |
0 |
T50 |
4689 |
2 |
0 |
0 |
T51 |
4408 |
1 |
0 |
0 |
T52 |
6039 |
1 |
0 |
0 |
T54 |
7568 |
3 |
0 |
0 |
T57 |
5641 |
1 |
0 |
0 |
T58 |
2745 |
1 |
0 |
0 |
T59 |
4910 |
1 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T133 |
11088 |
1 |
0 |
0 |
T142 |
5994 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
265706055 |
39 |
0 |
0 |
T50 |
9003 |
2 |
0 |
0 |
T51 |
8817 |
1 |
0 |
0 |
T52 |
2899 |
1 |
0 |
0 |
T54 |
14530 |
3 |
0 |
0 |
T57 |
12893 |
1 |
0 |
0 |
T58 |
5491 |
1 |
0 |
0 |
T59 |
2455 |
1 |
0 |
0 |
T132 |
3160 |
1 |
0 |
0 |
T133 |
26611 |
1 |
0 |
0 |
T142 |
2997 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T50,T52,T137 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T50,T52,T137 |
1 | 1 | Covered | T50,T51,T52 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170484393 |
37 |
0 |
0 |
T50 |
4689 |
4 |
0 |
0 |
T51 |
4408 |
1 |
0 |
0 |
T52 |
6039 |
2 |
0 |
0 |
T54 |
7568 |
1 |
0 |
0 |
T58 |
2745 |
1 |
0 |
0 |
T59 |
4910 |
2 |
0 |
0 |
T132 |
6584 |
1 |
0 |
0 |
T133 |
11088 |
1 |
0 |
0 |
T134 |
9356 |
1 |
0 |
0 |
T136 |
11660 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
265706055 |
37 |
0 |
0 |
T50 |
9003 |
4 |
0 |
0 |
T51 |
8817 |
1 |
0 |
0 |
T52 |
2899 |
2 |
0 |
0 |
T54 |
14530 |
1 |
0 |
0 |
T58 |
5491 |
1 |
0 |
0 |
T59 |
2455 |
2 |
0 |
0 |
T132 |
3160 |
1 |
0 |
0 |
T133 |
26611 |
1 |
0 |
0 |
T134 |
4491 |
1 |
0 |
0 |
T136 |
5830 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
518079282 |
103409 |
0 |
0 |
T1 |
185401 |
93 |
0 |
0 |
T2 |
241244 |
113 |
0 |
0 |
T3 |
853925 |
580 |
0 |
0 |
T4 |
613657 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2120 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
22490 |
0 |
0 |
0 |
T19 |
1419 |
0 |
0 |
0 |
T20 |
4578 |
0 |
0 |
0 |
T21 |
4485 |
0 |
0 |
0 |
T22 |
2891 |
0 |
0 |
0 |
T23 |
5226 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
139 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17166433 |
102701 |
0 |
0 |
T1 |
404 |
93 |
0 |
0 |
T2 |
518 |
113 |
0 |
0 |
T3 |
7629 |
580 |
0 |
0 |
T4 |
4695 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2120 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
1640 |
0 |
0 |
0 |
T19 |
107 |
0 |
0 |
0 |
T20 |
334 |
0 |
0 |
0 |
T21 |
327 |
0 |
0 |
0 |
T22 |
211 |
0 |
0 |
0 |
T23 |
380 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
258454040 |
102239 |
0 |
0 |
T1 |
92640 |
93 |
0 |
0 |
T2 |
120596 |
113 |
0 |
0 |
T3 |
427029 |
580 |
0 |
0 |
T4 |
307287 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2119 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
11212 |
0 |
0 |
0 |
T19 |
656 |
0 |
0 |
0 |
T20 |
4192 |
0 |
0 |
0 |
T21 |
2230 |
0 |
0 |
0 |
T22 |
1660 |
0 |
0 |
0 |
T23 |
2573 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
139 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17166433 |
101538 |
0 |
0 |
T1 |
404 |
93 |
0 |
0 |
T2 |
518 |
113 |
0 |
0 |
T3 |
7629 |
580 |
0 |
0 |
T4 |
4695 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2119 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
1640 |
0 |
0 |
0 |
T19 |
107 |
0 |
0 |
0 |
T20 |
334 |
0 |
0 |
0 |
T21 |
327 |
0 |
0 |
0 |
T22 |
211 |
0 |
0 |
0 |
T23 |
380 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
139 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
129226340 |
100840 |
0 |
0 |
T1 |
46320 |
93 |
0 |
0 |
T2 |
60298 |
113 |
0 |
0 |
T3 |
213512 |
580 |
0 |
0 |
T4 |
153643 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2117 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
5606 |
0 |
0 |
0 |
T19 |
328 |
0 |
0 |
0 |
T20 |
2096 |
0 |
0 |
0 |
T21 |
1115 |
0 |
0 |
0 |
T22 |
830 |
0 |
0 |
0 |
T23 |
1287 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
131 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17166433 |
100142 |
0 |
0 |
T1 |
404 |
93 |
0 |
0 |
T2 |
518 |
113 |
0 |
0 |
T3 |
7629 |
580 |
0 |
0 |
T4 |
4695 |
554 |
0 |
0 |
T11 |
0 |
351 |
0 |
0 |
T12 |
0 |
2117 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T18 |
1640 |
0 |
0 |
0 |
T19 |
107 |
0 |
0 |
0 |
T20 |
334 |
0 |
0 |
0 |
T21 |
327 |
0 |
0 |
0 |
T22 |
211 |
0 |
0 |
0 |
T23 |
380 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
131 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
551572297 |
122705 |
0 |
0 |
T1 |
193132 |
92 |
0 |
0 |
T2 |
251304 |
113 |
0 |
0 |
T3 |
979536 |
760 |
0 |
0 |
T4 |
771247 |
818 |
0 |
0 |
T11 |
0 |
423 |
0 |
0 |
T12 |
0 |
2713 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
84 |
0 |
0 |
T18 |
23428 |
0 |
0 |
0 |
T19 |
1501 |
0 |
0 |
0 |
T20 |
4769 |
0 |
0 |
0 |
T21 |
4672 |
0 |
0 |
0 |
T22 |
3011 |
0 |
0 |
0 |
T23 |
5445 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
131 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17354822 |
122442 |
0 |
0 |
T1 |
404 |
92 |
0 |
0 |
T2 |
518 |
113 |
0 |
0 |
T3 |
7809 |
760 |
0 |
0 |
T4 |
4959 |
818 |
0 |
0 |
T11 |
0 |
423 |
0 |
0 |
T12 |
0 |
2665 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
84 |
0 |
0 |
T18 |
1640 |
0 |
0 |
0 |
T19 |
107 |
0 |
0 |
0 |
T20 |
334 |
0 |
0 |
0 |
T21 |
327 |
0 |
0 |
0 |
T22 |
211 |
0 |
0 |
0 |
T23 |
380 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
131 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
264578890 |
120183 |
0 |
0 |
T1 |
92704 |
88 |
0 |
0 |
T2 |
120627 |
110 |
0 |
0 |
T3 |
470184 |
742 |
0 |
0 |
T4 |
387484 |
890 |
0 |
0 |
T11 |
0 |
423 |
0 |
0 |
T12 |
0 |
2740 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
79 |
0 |
0 |
T18 |
11246 |
0 |
0 |
0 |
T19 |
694 |
0 |
0 |
0 |
T20 |
2289 |
0 |
0 |
0 |
T21 |
2242 |
0 |
0 |
0 |
T22 |
1446 |
0 |
0 |
0 |
T23 |
2614 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
82 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17469565 |
119283 |
0 |
0 |
T1 |
404 |
88 |
0 |
0 |
T2 |
518 |
110 |
0 |
0 |
T3 |
7809 |
742 |
0 |
0 |
T4 |
5031 |
890 |
0 |
0 |
T11 |
0 |
423 |
0 |
0 |
T12 |
0 |
2660 |
0 |
0 |
T13 |
0 |
57 |
0 |
0 |
T14 |
0 |
79 |
0 |
0 |
T18 |
1640 |
0 |
0 |
0 |
T19 |
107 |
0 |
0 |
0 |
T20 |
334 |
0 |
0 |
0 |
T21 |
327 |
0 |
0 |
0 |
T22 |
211 |
0 |
0 |
0 |
T23 |
380 |
0 |
0 |
0 |
T24 |
0 |
39 |
0 |
0 |
T131 |
0 |
82 |
0 |
0 |