Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T4,T22
11CoveredT6,T4,T20

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 518079720 4692 0 0
g_div2.Div2Whole_A 518079720 5492 0 0
g_div4.Div4Stepped_A 258454443 4598 0 0
g_div4.Div4Whole_A 258454443 5180 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518079720 4692 0 0
T1 185401 0 0 0
T2 241244 0 0 0
T3 0 8 0 0
T4 613657 17 0 0
T6 9642 10 0 0
T7 1656 0 0 0
T11 0 24 0 0
T18 22490 0 0 0
T19 1420 0 0 0
T20 4579 3 0 0
T21 4486 0 0 0
T22 2892 8 0 0
T121 0 4 0 0
T122 0 3 0 0
T125 0 7 0 0
T126 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518079720 5492 0 0
T1 185401 0 0 0
T2 241244 0 0 0
T3 0 8 0 0
T4 613657 17 0 0
T6 9642 10 0 0
T7 1656 0 0 0
T11 0 28 0 0
T18 22490 0 0 0
T19 1420 0 0 0
T20 4579 2 0 0
T21 4486 0 0 0
T22 2892 8 0 0
T121 0 4 0 0
T122 0 5 0 0
T125 0 8 0 0
T126 0 7 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258454443 4598 0 0
T1 92641 0 0 0
T2 120596 0 0 0
T3 0 8 0 0
T4 307288 17 0 0
T6 5166 10 0 0
T7 774 0 0 0
T11 0 24 0 0
T18 11213 0 0 0
T19 657 0 0 0
T20 4193 3 0 0
T21 2231 0 0 0
T22 1661 8 0 0
T121 0 4 0 0
T122 0 3 0 0
T125 0 7 0 0
T126 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258454443 5180 0 0
T1 92641 0 0 0
T2 120596 0 0 0
T3 0 8 0 0
T4 307288 17 0 0
T6 5166 10 0 0
T7 774 0 0 0
T11 0 23 0 0
T18 11213 0 0 0
T19 657 0 0 0
T20 4193 2 0 0
T21 2231 0 0 0
T22 1661 8 0 0
T121 0 4 0 0
T122 0 5 0 0
T125 0 8 0 0
T126 0 7 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T4,T22
11CoveredT6,T4,T20

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 518079720 4692 0 0
g_div2.Div2Whole_A 518079720 5492 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518079720 4692 0 0
T1 185401 0 0 0
T2 241244 0 0 0
T3 0 8 0 0
T4 613657 17 0 0
T6 9642 10 0 0
T7 1656 0 0 0
T11 0 24 0 0
T18 22490 0 0 0
T19 1420 0 0 0
T20 4579 3 0 0
T21 4486 0 0 0
T22 2892 8 0 0
T121 0 4 0 0
T122 0 3 0 0
T125 0 7 0 0
T126 0 4 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 518079720 5492 0 0
T1 185401 0 0 0
T2 241244 0 0 0
T3 0 8 0 0
T4 613657 17 0 0
T6 9642 10 0 0
T7 1656 0 0 0
T11 0 28 0 0
T18 22490 0 0 0
T19 1420 0 0 0
T20 4579 2 0 0
T21 4486 0 0 0
T22 2892 8 0 0
T121 0 4 0 0
T122 0 5 0 0
T125 0 8 0 0
T126 0 7 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT6,T4,T22
11CoveredT6,T4,T20

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 258454443 4598 0 0
g_div4.Div4Whole_A 258454443 5180 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258454443 4598 0 0
T1 92641 0 0 0
T2 120596 0 0 0
T3 0 8 0 0
T4 307288 17 0 0
T6 5166 10 0 0
T7 774 0 0 0
T11 0 24 0 0
T18 11213 0 0 0
T19 657 0 0 0
T20 4193 3 0 0
T21 2231 0 0 0
T22 1661 8 0 0
T121 0 4 0 0
T122 0 3 0 0
T125 0 7 0 0
T126 0 4 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 258454443 5180 0 0
T1 92641 0 0 0
T2 120596 0 0 0
T3 0 8 0 0
T4 307288 17 0 0
T6 5166 10 0 0
T7 774 0 0 0
T11 0 23 0 0
T18 11213 0 0 0
T19 657 0 0 0
T20 4193 2 0 0
T21 2231 0 0 0
T22 1661 8 0 0
T121 0 4 0 0
T122 0 5 0 0
T125 0 8 0 0
T126 0 7 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%