Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.81 100.00 69.23 90.00 100.00 u_prim_fifo_sync_rescmd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.19 100.00 80.77 100.00 100.00 u_prim_fifo_sync_gencmd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_edn_core.u_prim_fifo_sync_output.gen_normal_fifo.u_fifo_cnt

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.81 100.00 69.23 90.00 100.00 u_prim_fifo_sync_output


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
TOTAL2020100.00
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7488100.00
ALWAYS8688100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
74 1 1
75 1 1
76 1 1
77 1 1
78 1 1
79 1 1
80 1 1
81 1 1
MISSING_ELSE
86 1 1
87 1 1
88 1 1
89 1 1
90 1 1
91 1 1
92 1 1
93 1 1
MISSING_ELSE


Branch Coverage for Module : prim_fifo_sync_cnt
Line No.TotalCoveredPercent
Branches 10 10 100.00
IF 74 5 5 100.00
IF 86 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T17,T18,T25
0 0 0 1 Covered T16,T17,T18
0 0 0 0 Covered T16,T17,T18


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T17,T25,T21
0 0 0 1 Covered T16,T17,T25
0 0 0 0 Covered T16,T17,T18

Line Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2020100.00
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7488100.00
ALWAYS8688100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
74 1 1
75 1 1
76 1 1
77 1 1
78 1 1
79 1 1
80 1 1
81 1 1
MISSING_ELSE
86 1 1
87 1 1
88 1 1
89 1 1
90 1 1
91 1 1
92 1 1
93 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 10 100.00
IF 74 5 5 100.00
IF 86 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T21,T22,T23
0 0 0 1 Covered T18,T21,T19
0 0 0 0 Covered T16,T17,T18


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T21,T22,T23
0 0 0 1 Covered T21,T22,T23
0 0 0 0 Covered T16,T17,T18

Line Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2020100.00
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7488100.00
ALWAYS8688100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
74 1 1
75 1 1
76 1 1
77 1 1
78 1 1
79 1 1
80 1 1
81 1 1
MISSING_ELSE
86 1 1
87 1 1
88 1 1
89 1 1
90 1 1
91 1 1
92 1 1
93 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 10 100.00
IF 74 5 5 100.00
IF 86 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T18,T21,T19
0 0 0 1 Covered T17,T18,T25
0 0 0 0 Covered T16,T17,T18


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T21,T22,T23
0 0 0 1 Covered T17,T25,T21
0 0 0 0 Covered T16,T17,T18

Line Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_output.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
TOTAL2020100.00
CONT_ASSIGN2911100.00
CONT_ASSIGN3011100.00
CONT_ASSIGN3211100.00
CONT_ASSIGN3311100.00
ALWAYS7488100.00
ALWAYS8688100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
33 1 1
74 1 1
75 1 1
76 1 1
77 1 1
78 1 1
79 1 1
80 1 1
81 1 1
MISSING_ELSE
86 1 1
87 1 1
88 1 1
89 1 1
90 1 1
91 1 1
92 1 1
93 1 1
MISSING_ELSE


Branch Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_output.gen_normal_fifo.u_fifo_cnt
Line No.TotalCoveredPercent
Branches 10 10 100.00
IF 74 5 5 100.00
IF 86 5 5 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync_cnt.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 74 if ((!rst_ni)) -2-: 76 if (clr_i) -3-: 78 if (wptr_wrap) -4-: 80 if (incr_wptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T17,T25,T21
0 0 0 1 Covered T16,T17,T25
0 0 0 0 Covered T16,T17,T18


LineNo. Expression -1-: 86 if ((!rst_ni)) -2-: 88 if (clr_i) -3-: 90 if (rptr_wrap) -4-: 92 if (incr_rptr_i)

Branches:
-1--2--3--4-StatusTests
1 - - - Covered T16,T17,T18
0 1 - - Covered T16,T17,T18
0 0 1 - Covered T17,T25,T21
0 0 0 1 Covered T16,T17,T25
0 0 0 0 Covered T16,T17,T18

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%