Line Coverage for Module : 
prim_subreg
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Module : 
prim_subreg ( parameter DW=32,SwAccess=0,RESVAL,Mubi=0 ) 
Cond Coverage for Module self-instances : 
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_subreg ( parameter DW=9,SwAccess=1,RESVAL=193,Mubi=0 ) 
Cond Coverage for Module self-instances : 
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_subreg ( parameter DW=1,SwAccess=3,RESVAL=0,Mubi=0 + DW=1,SwAccess=0,RESVAL=0,Mubi=0 + DW=1,SwAccess=5,RESVAL,Mubi=0 + DW=1,SwAccess=1,RESVAL=0,Mubi=0 ) 
Cond Coverage for Module self-instances : 
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_subreg ( parameter DW=4,SwAccess=0,RESVAL=9,Mubi=1 + DW=4,SwAccess=1,RESVAL=0,Mubi=0 ) 
Cond Coverage for Module self-instances : 
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Cond Coverage for Module : 
prim_subreg ( parameter DW=5,SwAccess=0,RESVAL=0,Mubi=0 ) 
Cond Coverage for Module self-instances : 
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T19 | 
Branch Coverage for Module : 
prim_subreg
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_reg_rdy
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_reg_rdy
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_reg_rdy
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_rdy
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_rdy
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_rdy
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_sts
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_sts
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_sts
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_ack
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_ack
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_sw_cmd_sts_cmd_ack
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_boot_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_boot_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_boot_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_auto_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_auto_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_auto_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_sts
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_sts
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_sts
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_ack
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_ack
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_ack
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_type
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_type
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_hw_cmd_sts_cmd_type
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_main_sm_state
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 6 | 85.71 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | ==>  MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 0 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_main_sm_state
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 1 | 50.00 | 
| Logical | 2 | 1 | 50.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Not Covered |  | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_main_sm_state
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 3 | 60.00 | 
| TERNARY | 64 | 2 | 1 | 50.00 | 
| IF | 56 | 3 | 2 | 66.67 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Not Covered |  | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Not Covered |  | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_cmd_req_done
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_fatal_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_state_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_cmd_req_done
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_fatal_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_reg.u_intr_enable_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T4 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_regwen
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_regwen
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T120,T121,T122 | 
Branch Coverage for Instance : tb.dut.u_reg.u_regwen
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T120,T121,T122 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T120,T121,T122 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_ctrl_edn_enable
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_ctrl_edn_enable
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_ctrl_edn_enable
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_ctrl_boot_req_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_ctrl_boot_req_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_ctrl_boot_req_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_ctrl_auto_req_mode
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_ctrl_auto_req_mode
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_ctrl_auto_req_mode
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_ctrl_cmd_fifo_rst
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_ctrl_cmd_fifo_rst
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_ctrl_cmd_fifo_rst
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_boot_ins_cmd
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_boot_ins_cmd
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_boot_ins_cmd
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_boot_gen_cmd
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_boot_gen_cmd
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_reg.u_boot_gen_cmd
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_max_num_reqs_between_reseeds
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_max_num_reqs_between_reseeds
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T13,T5,T8 | 
Branch Coverage for Instance : tb.dut.u_reg.u_max_num_reqs_between_reseeds
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T13,T5,T8 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T13,T5,T8 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_enable_field_alert
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_enable_field_alert
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_enable_field_alert
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_boot_req_mode_field_alert
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_boot_req_mode_field_alert
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_boot_req_mode_field_alert
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_auto_req_mode_field_alert
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_auto_req_mode_field_alert
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_auto_req_mode_field_alert
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_cmd_fifo_rst_field_alert
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_cmd_fifo_rst_field_alert
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_cmd_fifo_rst_field_alert
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_bus_cmp_alert
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_bus_cmp_alert
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_edn_bus_cmp_alert
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_csrng_ack_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_csrng_ack_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T14,T15 | 
Branch Coverage for Instance : tb.dut.u_reg.u_recov_alert_sts_csrng_ack_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T8,T14,T15 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T14,T15 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_rescmd_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_rescmd_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T123,T124,T125 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_rescmd_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T123,T124,T125 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T123,T124,T125 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_gencmd_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_gencmd_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T36,T126,T127 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_sfifo_gencmd_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T36,T126,T127 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T36,T126,T127 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_edn_ack_sm_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_edn_ack_sm_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_edn_ack_sm_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_edn_main_sm_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_edn_main_sm_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_edn_main_sm_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_edn_cntr_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_edn_cntr_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_edn_cntr_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T3,T5 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_write_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_write_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T36,T126,T128 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_write_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T36,T126,T128 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T36,T126,T128 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_read_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_read_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T123,T129,T130 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_read_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T123,T129,T130 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T123,T129,T130 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_state_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_state_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T36,T126,T127 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_fifo_state_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T36,T126,T127 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T36,T126,T127 | 
| 0 | 0 | Covered | T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_reg.u_err_code_test
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| ALWAYS | 56 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 56 | 1 | 1 | 
| 57 | 1 | 1 | 
| 58 | 1 | 1 | 
| 59 | 1 | 1 | 
|  |  |  | MISSING_ELSE | 
| 64 | 1 | 1 | 
| 65 | 1 | 1 | 
| 72 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_reg.u_err_code_test
|  | Total | Covered | Percent | 
|---|
| Conditions | 2 | 2 | 100.00 | 
| Logical | 2 | 2 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
| -1- | Status | Tests | 
|---|
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T19 | 
Branch Coverage for Instance : tb.dut.u_reg.u_err_code_test
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 5 | 5 | 100.00 | 
| TERNARY | 64 | 2 | 2 | 100.00 | 
| IF | 56 | 3 | 3 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	64	(wr_en) ? 
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T19 | 
| 0 | Covered | T1,T2,T3 | 
	LineNo.	Expression
-1-:	56	if ((!rst_ni))
-2-:	58	if (wr_en)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | - | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T19 | 
| 0 | 0 | Covered | T1,T2,T3 |