Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T2,T8,T71 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T2,T8,T71 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T133,T136,T138 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T137,T135 |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T8 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T2,T5,T8 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T2,T8,T71 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T8 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429201534 |
1813094 |
0 |
0 |
T2 |
12826 |
9931 |
0 |
0 |
T3 |
1946 |
0 |
0 |
0 |
T4 |
606 |
0 |
0 |
0 |
T5 |
720 |
370 |
0 |
0 |
T6 |
0 |
91 |
0 |
0 |
T8 |
0 |
7427 |
0 |
0 |
T12 |
0 |
442 |
0 |
0 |
T21 |
4468 |
0 |
0 |
0 |
T22 |
3544 |
0 |
0 |
0 |
T27 |
2286 |
0 |
0 |
0 |
T31 |
1944 |
0 |
0 |
0 |
T32 |
0 |
5246 |
0 |
0 |
T33 |
6150 |
0 |
0 |
0 |
T41 |
3844 |
0 |
0 |
0 |
T71 |
0 |
9107 |
0 |
0 |
T75 |
0 |
5237 |
0 |
0 |
T77 |
0 |
1173 |
0 |
0 |
T139 |
0 |
8512 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429537574 |
429221832 |
0 |
0 |
T1 |
4270 |
3928 |
0 |
0 |
T2 |
12826 |
12634 |
0 |
0 |
T3 |
1946 |
1834 |
0 |
0 |
T4 |
2702 |
2356 |
0 |
0 |
T21 |
4468 |
4296 |
0 |
0 |
T22 |
3544 |
3382 |
0 |
0 |
T27 |
2286 |
2172 |
0 |
0 |
T31 |
1944 |
1808 |
0 |
0 |
T33 |
6150 |
6042 |
0 |
0 |
T41 |
3844 |
3664 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429537574 |
429221832 |
0 |
0 |
T1 |
4270 |
3928 |
0 |
0 |
T2 |
12826 |
12634 |
0 |
0 |
T3 |
1946 |
1834 |
0 |
0 |
T4 |
2702 |
2356 |
0 |
0 |
T21 |
4468 |
4296 |
0 |
0 |
T22 |
3544 |
3382 |
0 |
0 |
T27 |
2286 |
2172 |
0 |
0 |
T31 |
1944 |
1808 |
0 |
0 |
T33 |
6150 |
6042 |
0 |
0 |
T41 |
3844 |
3664 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429537574 |
429221832 |
0 |
0 |
T1 |
4270 |
3928 |
0 |
0 |
T2 |
12826 |
12634 |
0 |
0 |
T3 |
1946 |
1834 |
0 |
0 |
T4 |
2702 |
2356 |
0 |
0 |
T21 |
4468 |
4296 |
0 |
0 |
T22 |
3544 |
3382 |
0 |
0 |
T27 |
2286 |
2172 |
0 |
0 |
T31 |
1944 |
1808 |
0 |
0 |
T33 |
6150 |
6042 |
0 |
0 |
T41 |
3844 |
3664 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429537574 |
1890348 |
0 |
0 |
T2 |
12826 |
9931 |
0 |
0 |
T3 |
1946 |
0 |
0 |
0 |
T4 |
2702 |
0 |
0 |
0 |
T5 |
3446 |
1491 |
0 |
0 |
T6 |
0 |
626 |
0 |
0 |
T8 |
0 |
7427 |
0 |
0 |
T12 |
0 |
442 |
0 |
0 |
T21 |
4468 |
0 |
0 |
0 |
T22 |
3544 |
0 |
0 |
0 |
T27 |
2286 |
0 |
0 |
0 |
T31 |
1944 |
0 |
0 |
0 |
T32 |
0 |
5246 |
0 |
0 |
T33 |
6150 |
0 |
0 |
0 |
T41 |
3844 |
0 |
0 |
0 |
T65 |
0 |
222 |
0 |
0 |
T66 |
0 |
7 |
0 |
0 |
T67 |
0 |
224 |
0 |
0 |
T71 |
0 |
9107 |
0 |
0 |
T139 |
0 |
4229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T140,T14 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T8,T71,T32 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T8,T71,T32 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T133,T134 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T135,T141,T142 |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T71 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T140,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T8 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T140,T14 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T8,T140,T14 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T8,T71,T32 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T8 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_rescmd
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214600767 |
901230 |
0 |
0 |
T2 |
6413 |
4955 |
0 |
0 |
T3 |
973 |
0 |
0 |
0 |
T4 |
303 |
0 |
0 |
0 |
T5 |
360 |
132 |
0 |
0 |
T6 |
0 |
39 |
0 |
0 |
T8 |
0 |
3722 |
0 |
0 |
T12 |
0 |
223 |
0 |
0 |
T21 |
2234 |
0 |
0 |
0 |
T22 |
1772 |
0 |
0 |
0 |
T27 |
1143 |
0 |
0 |
0 |
T31 |
972 |
0 |
0 |
0 |
T32 |
0 |
2584 |
0 |
0 |
T33 |
3075 |
0 |
0 |
0 |
T41 |
1922 |
0 |
0 |
0 |
T71 |
0 |
4548 |
0 |
0 |
T75 |
0 |
2519 |
0 |
0 |
T77 |
0 |
559 |
0 |
0 |
T139 |
0 |
4229 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
939542 |
0 |
0 |
T2 |
6413 |
4955 |
0 |
0 |
T3 |
973 |
0 |
0 |
0 |
T4 |
1351 |
0 |
0 |
0 |
T5 |
1723 |
694 |
0 |
0 |
T6 |
0 |
297 |
0 |
0 |
T8 |
0 |
3722 |
0 |
0 |
T12 |
0 |
223 |
0 |
0 |
T21 |
2234 |
0 |
0 |
0 |
T22 |
1772 |
0 |
0 |
0 |
T27 |
1143 |
0 |
0 |
0 |
T31 |
972 |
0 |
0 |
0 |
T32 |
0 |
2584 |
0 |
0 |
T33 |
3075 |
0 |
0 |
0 |
T41 |
1922 |
0 |
0 |
0 |
T65 |
0 |
112 |
0 |
0 |
T67 |
0 |
113 |
0 |
0 |
T71 |
0 |
4548 |
0 |
0 |
T139 |
0 |
4229 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
ALWAYS | 70 | 4 | 4 | 100.00 |
CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
ALWAYS | 165 | 2 | 2 | 100.00 |
CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
|
|
|
MISSING_ELSE |
84 |
1 |
1 |
85 |
1 |
1 |
86 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
92 |
1 |
1 |
93 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
145 |
1 |
1 |
146 |
1 |
1 |
162 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
|
|
|
MISSING_ELSE |
175 |
1 |
1 |
176 |
1 |
1 |
180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd
| Total | Covered | Percent |
Conditions | 26 | 23 | 88.46 |
Logical | 26 | 23 | 88.46 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T2,T71,T139 |
1 | Covered | T1,T2,T3 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
-1- | Status | Tests |
0 | Covered | T2,T71,T139 |
1 | Covered | T1,T2,T3 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T136,T138,T143 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T8 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T137,T144 |
1 | 0 | 1 | Covered | T2,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T8 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T8 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T5,T8 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
88 |
3 |
3 |
100.00 |
TERNARY |
180 |
2 |
2 |
100.00 |
IF |
70 |
3 |
3 |
100.00 |
IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T2,T5,T8 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T2,T71,T139 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T8 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_edn_core.u_prim_fifo_sync_gencmd
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214600767 |
911864 |
0 |
0 |
T2 |
6413 |
4976 |
0 |
0 |
T3 |
973 |
0 |
0 |
0 |
T4 |
303 |
0 |
0 |
0 |
T5 |
360 |
238 |
0 |
0 |
T6 |
0 |
52 |
0 |
0 |
T8 |
0 |
3705 |
0 |
0 |
T12 |
0 |
219 |
0 |
0 |
T21 |
2234 |
0 |
0 |
0 |
T22 |
1772 |
0 |
0 |
0 |
T27 |
1143 |
0 |
0 |
0 |
T31 |
972 |
0 |
0 |
0 |
T32 |
0 |
2662 |
0 |
0 |
T33 |
3075 |
0 |
0 |
0 |
T41 |
1922 |
0 |
0 |
0 |
T71 |
0 |
4559 |
0 |
0 |
T75 |
0 |
2718 |
0 |
0 |
T77 |
0 |
614 |
0 |
0 |
T139 |
0 |
4283 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
214610916 |
0 |
0 |
T1 |
2135 |
1964 |
0 |
0 |
T2 |
6413 |
6317 |
0 |
0 |
T3 |
973 |
917 |
0 |
0 |
T4 |
1351 |
1178 |
0 |
0 |
T21 |
2234 |
2148 |
0 |
0 |
T22 |
1772 |
1691 |
0 |
0 |
T27 |
1143 |
1086 |
0 |
0 |
T31 |
972 |
904 |
0 |
0 |
T33 |
3075 |
3021 |
0 |
0 |
T41 |
1922 |
1832 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
214768787 |
950806 |
0 |
0 |
T2 |
6413 |
4976 |
0 |
0 |
T3 |
973 |
0 |
0 |
0 |
T4 |
1351 |
0 |
0 |
0 |
T5 |
1723 |
797 |
0 |
0 |
T6 |
0 |
329 |
0 |
0 |
T8 |
0 |
3705 |
0 |
0 |
T12 |
0 |
219 |
0 |
0 |
T21 |
2234 |
0 |
0 |
0 |
T22 |
1772 |
0 |
0 |
0 |
T27 |
1143 |
0 |
0 |
0 |
T31 |
972 |
0 |
0 |
0 |
T32 |
0 |
2662 |
0 |
0 |
T33 |
3075 |
0 |
0 |
0 |
T41 |
1922 |
0 |
0 |
0 |
T65 |
0 |
110 |
0 |
0 |
T66 |
0 |
7 |
0 |
0 |
T67 |
0 |
111 |
0 |
0 |
T71 |
0 |
4559 |
0 |
0 |