Line Coverage for Module : 
prim_intr_hw
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 67 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 69 | 1 | 1 | 100.00 | 
| ALWAYS | 95 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 62 | 1 | 1 | 
| 64 | 1 | 1 | 
| 67 | 1 | 1 | 
| 69 | 1 | 1 | 
| 95 | 1 | 1 | 
| 96 | 1 | 1 | 
| 98 | 1 | 1 | 
Cond Coverage for Module : 
prim_intr_hw
|  | Total | Covered | Percent | 
|---|
| Conditions | 12 | 12 | 100.00 | 
| Logical | 12 | 12 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       62
 EXPRESSION ((({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i) | event_intr_i)
             -----------------------------1----------------------------   ------2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T54,T55,T36 | 
 LINE       62
 SUB-EXPRESSION (({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i)
                 ----------------1----------------   ----------2---------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T54,T55,T36 | 
| 1 | 1 | Covered | T54,T55,T36 | 
 LINE       67
 EXPRESSION (g_intr_event.new_event | reg2hw_intr_state_q_i)
             -----------1----------   ----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (status & reg2hw_intr_enable_q_i)
             ---1--   -----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T54,T15,T55 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T54,T15,T55 | 
Branch Coverage for Module : 
prim_intr_hw
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 2 | 2 | 100.00 | 
| IF | 95 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	95	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_intr_hw
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| IntrTKind_A | 1930 | 1930 | 0 | 0 | 
IntrTKind_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 1930 | 1930 | 0 | 0 | 
| T1 | 2 | 2 | 0 | 0 | 
| T2 | 2 | 2 | 0 | 0 | 
| T3 | 2 | 2 | 0 | 0 | 
| T4 | 2 | 2 | 0 | 0 | 
| T5 | 2 | 2 | 0 | 0 | 
| T10 | 2 | 2 | 0 | 0 | 
| T11 | 2 | 2 | 0 | 0 | 
| T22 | 2 | 2 | 0 | 0 | 
| T23 | 2 | 2 | 0 | 0 | 
| T24 | 2 | 2 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 67 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 69 | 1 | 1 | 100.00 | 
| ALWAYS | 95 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 62 | 1 | 1 | 
| 64 | 1 | 1 | 
| 67 | 1 | 1 | 
| 69 | 1 | 1 | 
| 95 | 1 | 1 | 
| 96 | 1 | 1 | 
| 98 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_cmd_req_done
|  | Total | Covered | Percent | 
|---|
| Conditions | 12 | 12 | 100.00 | 
| Logical | 12 | 12 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       62
 EXPRESSION ((({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i) | event_intr_i)
             -----------------------------1----------------------------   ------2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T54,T55,T36 | 
 LINE       62
 SUB-EXPRESSION (({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i)
                 ----------------1----------------   ----------2---------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T54,T55,T36 | 
| 1 | 1 | Covered | T54,T55,T36 | 
 LINE       67
 EXPRESSION (g_intr_event.new_event | reg2hw_intr_state_q_i)
             -----------1----------   ----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (status & reg2hw_intr_enable_q_i)
             ---1--   -----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T54,T15,T55 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T54,T55,T36 | 
Branch Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_cmd_req_done
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 2 | 2 | 100.00 | 
| IF | 95 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	95	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_cmd_req_done
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| IntrTKind_A | 965 | 965 | 0 | 0 | 
IntrTKind_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 965 | 965 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
| T22 | 1 | 1 | 0 | 0 | 
| T23 | 1 | 1 | 0 | 0 | 
| T24 | 1 | 1 | 0 | 0 | 
 
Line Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
|---|
| TOTAL |  | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 64 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 67 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 69 | 1 | 1 | 100.00 | 
| ALWAYS | 95 | 3 | 3 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 62 | 1 | 1 | 
| 64 | 1 | 1 | 
| 67 | 1 | 1 | 
| 69 | 1 | 1 | 
| 95 | 1 | 1 | 
| 96 | 1 | 1 | 
| 98 | 1 | 1 | 
Cond Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_fatal_err
|  | Total | Covered | Percent | 
|---|
| Conditions | 12 | 12 | 100.00 | 
| Logical | 12 | 12 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       62
 EXPRESSION ((({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i) | event_intr_i)
             -----------------------------1----------------------------   ------2-----
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T4,T6,T7 | 
| 1 | 0 | Covered | T54,T55,T36 | 
 LINE       62
 SUB-EXPRESSION (({Width {reg2hw_intr_test_qe_i}}) & reg2hw_intr_test_q_i)
                 ----------------1----------------   ----------2---------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T54,T55,T36 | 
| 1 | 1 | Covered | T54,T55,T36 | 
 LINE       67
 EXPRESSION (g_intr_event.new_event | reg2hw_intr_state_q_i)
             -----------1----------   ----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T54,T55,T36 | 
| 1 | 0 | Covered | T4,T6,T7 | 
 LINE       98
 EXPRESSION (status & reg2hw_intr_enable_q_i)
             ---1--   -----------2----------
| -1- | -2- | Status | Tests | 
|---|
| 0 | 1 | Covered | T54,T15,T55 | 
| 1 | 0 | Covered | T4,T6,T7 | 
| 1 | 1 | Covered | T54,T15,T55 | 
Branch Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_fatal_err
|  | Line No. | Total | Covered | Percent | 
| Branches |  | 2 | 2 | 100.00 | 
| IF | 95 | 2 | 2 | 100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_intr_hw.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	95	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | Covered | T1,T2,T3 | 
| 0 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_edn_core.u_intr_hw_edn_fatal_err
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| IntrTKind_A | 965 | 965 | 0 | 0 | 
IntrTKind_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 965 | 965 | 0 | 0 | 
| T1 | 1 | 1 | 0 | 0 | 
| T2 | 1 | 1 | 0 | 0 | 
| T3 | 1 | 1 | 0 | 0 | 
| T4 | 1 | 1 | 0 | 0 | 
| T5 | 1 | 1 | 0 | 0 | 
| T10 | 1 | 1 | 0 | 0 | 
| T11 | 1 | 1 | 0 | 0 | 
| T22 | 1 | 1 | 0 | 0 | 
| T23 | 1 | 1 | 0 | 0 | 
| T24 | 1 | 1 | 0 | 0 |