Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_edn_core.u_prim_arbiter_ppc_packer_arb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.16 95.00 92.31 100.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.16 95.00 92.31 100.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.31 100.00 91.03 98.23 100.00 u_edn_core


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
TOTAL201995.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9666100.00
CONT_ASSIGN120100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T2 T3 T7  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T1 T2 T3  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 1/1 mask <= ppc_out; Tests: T1 T2 T3  104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 data_o = '0; 110 for (int i = 0 ; i < N ; i++) begin 111 if (winner[i]) begin 112 data_o = data_i[i]; 113 end 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 0/1 ==> assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T1 T2 T3  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc
TotalCoveredPercent
Conditions131292.31
Logical131292.31
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T7
10CoveredT2,T3,T7

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT2,T7,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 2 2 100.00
IF 96 4 4 100.00
IF 126 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T1,T2,T3
0 0 1 Covered T1,T2,T3
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 12059788 11893164 0 0
CheckNGreaterZero_A 937 937 0 0
GntImpliesReady_A 12059788 23567 0 0
GntImpliesValid_A 12059788 23567 0 0
GrantKnown_A 12059788 11893164 0 0
IdxKnown_A 12059788 11893164 0 0
IndexIsCorrect_A 12059788 23567 0 0
LockArbDecision_A 12059788 1052154 0 0
NoReadyValidNoGrant_A 12059788 10689884 0 0
ReadyAndValidImplyGrant_A 12059788 23567 0 0
ReqAndReadyImplyGrant_A 12059788 23567 0 0
ReqImpliesValid_A 12059788 1076577 0 0
ReqStaysHighUntilGranted0_M 12059788 1052154 0 0
RoundRobin_A 12059788 0 0 937
ValidKnown_A 12059788 11893164 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 11893164 0 0
T1 1249 1193 0 0
T2 5243 5162 0 0
T3 1641 1578 0 0
T4 1910 1790 0 0
T5 1395 1253 0 0
T6 19197 18558 0 0
T7 1924 1869 0 0
T16 24304 13552 0 0
T24 2455 2375 0 0
T25 1368 1294 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 937 937 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T16 1 1 0 0
T24 1 1 0 0
T25 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 23567 0 0
T1 1249 1 0 0
T2 5243 2 0 0
T3 1641 1 0 0
T4 1910 1 0 0
T5 1395 0 0 0
T6 19197 2 0 0
T7 1924 16 0 0
T11 0 1 0 0
T16 24304 0 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 1 0 0
T38 0 1 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 23567 0 0
T1 1249 1 0 0
T2 5243 2 0 0
T3 1641 1 0 0
T4 1910 1 0 0
T5 1395 0 0 0
T6 19197 2 0 0
T7 1924 16 0 0
T11 0 1 0 0
T16 24304 0 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 1 0 0
T38 0 1 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 11893164 0 0
T1 1249 1193 0 0
T2 5243 5162 0 0
T3 1641 1578 0 0
T4 1910 1790 0 0
T5 1395 1253 0 0
T6 19197 18558 0 0
T7 1924 1869 0 0
T16 24304 13552 0 0
T24 2455 2375 0 0
T25 1368 1294 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 11893164 0 0
T1 1249 1193 0 0
T2 5243 5162 0 0
T3 1641 1578 0 0
T4 1910 1790 0 0
T5 1395 1253 0 0
T6 19197 18558 0 0
T7 1924 1869 0 0
T16 24304 13552 0 0
T24 2455 2375 0 0
T25 1368 1294 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 23567 0 0
T1 1249 1 0 0
T2 5243 2 0 0
T3 1641 1 0 0
T4 1910 1 0 0
T5 1395 0 0 0
T6 19197 2 0 0
T7 1924 16 0 0
T11 0 1 0 0
T16 24304 0 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 1 0 0
T38 0 1 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 1052154 0 0
T1 1249 3 0 0
T2 5243 2187 0 0
T3 1641 111 0 0
T4 1910 0 0 0
T5 1395 796 0 0
T6 19197 276 0 0
T7 1924 490 0 0
T11 0 16 0 0
T16 24304 5855 0 0
T24 2455 0 0 0
T25 1368 0 0 0
T26 0 15 0 0
T38 0 22 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 10689884 0 0
T1 1249 1189 0 0
T2 5243 2381 0 0
T3 1641 1466 0 0
T4 1910 1748 0 0
T5 1395 456 0 0
T6 19197 18280 0 0
T7 1924 1359 0 0
T16 24304 7571 0 0
T24 2455 2270 0 0
T25 1368 1294 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 23567 0 0
T1 1249 1 0 0
T2 5243 2 0 0
T3 1641 1 0 0
T4 1910 1 0 0
T5 1395 0 0 0
T6 19197 2 0 0
T7 1924 16 0 0
T11 0 1 0 0
T16 24304 0 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 1 0 0
T38 0 1 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 23567 0 0
T1 1249 1 0 0
T2 5243 2 0 0
T3 1641 1 0 0
T4 1910 1 0 0
T5 1395 0 0 0
T6 19197 2 0 0
T7 1924 16 0 0
T11 0 1 0 0
T16 24304 0 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 1 0 0
T38 0 1 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 1076577 0 0
T1 1249 4 0 0
T2 5243 2189 0 0
T3 1641 112 0 0
T4 1910 1 0 0
T5 1395 797 0 0
T6 19197 278 0 0
T7 1924 506 0 0
T16 24304 5981 0 0
T24 2455 2 0 0
T25 1368 0 0 0
T26 0 16 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 1052154 0 0
T1 1249 3 0 0
T2 5243 2187 0 0
T3 1641 111 0 0
T4 1910 0 0 0
T5 1395 796 0 0
T6 19197 276 0 0
T7 1924 490 0 0
T11 0 16 0 0
T16 24304 5855 0 0
T24 2455 0 0 0
T25 1368 0 0 0
T26 0 15 0 0
T38 0 22 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 0 0 937

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12059788 11893164 0 0
T1 1249 1193 0 0
T2 5243 5162 0 0
T3 1641 1578 0 0
T4 1910 1790 0 0
T5 1395 1253 0 0
T6 19197 18558 0 0
T7 1924 1869 0 0
T16 24304 13552 0 0
T24 2455 2375 0 0
T25 1368 1294 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%