Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T29,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T20 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T82 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T29,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T82 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5739568 |
0 |
0 |
T2 |
7078112 |
25103 |
0 |
0 |
T3 |
9384 |
0 |
0 |
0 |
T4 |
776952 |
24412 |
0 |
0 |
T5 |
630104 |
0 |
0 |
0 |
T6 |
1679216 |
1206 |
0 |
0 |
T7 |
6548664 |
23486 |
0 |
0 |
T8 |
338096 |
0 |
0 |
0 |
T12 |
1942120 |
41 |
0 |
0 |
T20 |
12144 |
9 |
0 |
0 |
T21 |
2011336 |
0 |
0 |
0 |
T22 |
0 |
36 |
0 |
0 |
T25 |
0 |
28 |
0 |
0 |
T26 |
0 |
44260 |
0 |
0 |
T30 |
0 |
22 |
0 |
0 |
T34 |
0 |
170 |
0 |
0 |
T41 |
0 |
256 |
0 |
0 |
T42 |
0 |
10477 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5739553 |
0 |
0 |
T2 |
7078112 |
25103 |
0 |
0 |
T3 |
9384 |
0 |
0 |
0 |
T4 |
776952 |
24412 |
0 |
0 |
T5 |
630104 |
0 |
0 |
0 |
T6 |
1679216 |
1206 |
0 |
0 |
T7 |
6548664 |
23486 |
0 |
0 |
T8 |
338096 |
0 |
0 |
0 |
T12 |
1942120 |
41 |
0 |
0 |
T20 |
12144 |
9 |
0 |
0 |
T21 |
2011336 |
0 |
0 |
0 |
T22 |
0 |
36 |
0 |
0 |
T25 |
0 |
28 |
0 |
0 |
T26 |
0 |
44260 |
0 |
0 |
T30 |
0 |
22 |
0 |
0 |
T34 |
0 |
170 |
0 |
0 |
T41 |
0 |
256 |
0 |
0 |
T42 |
0 |
10477 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T83,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T12 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T82,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T83,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T82,T85 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792426 |
0 |
0 |
T2 |
884764 |
2982 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3140 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
164 |
0 |
0 |
T7 |
818583 |
2905 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T26 |
0 |
5521 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2619 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792424 |
0 |
0 |
T2 |
884764 |
2982 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3140 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
164 |
0 |
0 |
T7 |
818583 |
2905 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T26 |
0 |
5521 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2619 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T83,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T12 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T82,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T83,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T82,T85 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792068 |
0 |
0 |
T2 |
884764 |
2993 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3148 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
163 |
0 |
0 |
T7 |
818583 |
2917 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5525 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2621 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792065 |
0 |
0 |
T2 |
884764 |
2993 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3148 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
163 |
0 |
0 |
T7 |
818583 |
2917 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5525 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2621 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T83,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T12 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T82,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T83,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T82,T85 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792127 |
0 |
0 |
T2 |
884764 |
2990 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3147 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
163 |
0 |
0 |
T7 |
818583 |
2908 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5525 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2623 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
792127 |
0 |
0 |
T2 |
884764 |
2990 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3147 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
163 |
0 |
0 |
T7 |
818583 |
2908 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5525 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2623 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T83,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T12 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T82,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T12 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T83,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T82,T85 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T12 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
791760 |
0 |
0 |
T2 |
884764 |
2995 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3141 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
154 |
0 |
0 |
T7 |
818583 |
2904 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5527 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2614 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
791759 |
0 |
0 |
T2 |
884764 |
2995 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
3141 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
154 |
0 |
0 |
T7 |
818583 |
2904 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
7 |
0 |
0 |
T20 |
1518 |
0 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
5527 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T41 |
0 |
64 |
0 |
0 |
T42 |
0 |
2614 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T29,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T20 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T82 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T29,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T82 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
643041 |
0 |
0 |
T2 |
884764 |
3293 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2957 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2961 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
4 |
0 |
0 |
T20 |
1518 |
3 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5543 |
0 |
0 |
T34 |
0 |
44 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
643040 |
0 |
0 |
T2 |
884764 |
3293 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2957 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2961 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
4 |
0 |
0 |
T20 |
1518 |
3 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5543 |
0 |
0 |
T34 |
0 |
44 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T29,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T20 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T82 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T29,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T82 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642863 |
0 |
0 |
T2 |
884764 |
3284 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2964 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2962 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5544 |
0 |
0 |
T34 |
0 |
41 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642860 |
0 |
0 |
T2 |
884764 |
3284 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2964 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2962 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5544 |
0 |
0 |
T34 |
0 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T29,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T20 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T82 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T29,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T82 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642808 |
0 |
0 |
T2 |
884764 |
3284 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2955 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2968 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5538 |
0 |
0 |
T34 |
0 |
45 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642806 |
0 |
0 |
T2 |
884764 |
3284 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2955 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
143 |
0 |
0 |
T7 |
818583 |
2968 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
9 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
5538 |
0 |
0 |
T34 |
0 |
45 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T81,T83 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T20 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T82 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T20 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T81,T83 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T82 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T20 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642475 |
0 |
0 |
T2 |
884764 |
3282 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2960 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
133 |
0 |
0 |
T7 |
818583 |
2961 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
5537 |
0 |
0 |
T34 |
0 |
40 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426441338 |
642472 |
0 |
0 |
T2 |
884764 |
3282 |
0 |
0 |
T3 |
1173 |
0 |
0 |
0 |
T4 |
97119 |
2960 |
0 |
0 |
T5 |
78763 |
0 |
0 |
0 |
T6 |
209902 |
133 |
0 |
0 |
T7 |
818583 |
2961 |
0 |
0 |
T8 |
42262 |
0 |
0 |
0 |
T12 |
242765 |
3 |
0 |
0 |
T20 |
1518 |
2 |
0 |
0 |
T21 |
251417 |
0 |
0 |
0 |
T22 |
0 |
8 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
5537 |
0 |
0 |
T34 |
0 |
40 |
0 |
0 |