Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_flash
SCORELINECONDTOGGLEFSMBRANCHASSERT
80.00 80.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic 80.00 80.00



Module Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
80.00 80.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.49 97.99 94.86 100.00 93.75 98.35 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_flash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_prim_flash_banks[0].u_prim_flash_bank 95.01 95.71 90.91 93.75 94.67 100.00
gen_prim_flash_banks[1].u_prim_flash_bank 95.01 95.71 90.91 93.75 94.67 100.00
u_reg_top 98.94 99.31 95.83 100.00 99.56 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : prim_generic_flash
Line No.TotalCoveredPercent
TOTAL10880.00
CONT_ASSIGN4900
CONT_ASSIGN5611100.00
CONT_ASSIGN10500
CONT_ASSIGN10600
CONT_ASSIGN10700
CONT_ASSIGN108100.00
CONT_ASSIGN109100.00
CONT_ASSIGN11011100.00
CONT_ASSIGN11111100.00
CONT_ASSIGN11211100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
CONT_ASSIGN14311100.00
CONT_ASSIGN14711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv' or '../src/lowrisc_prim_generic_flash_0/rtl/prim_generic_flash.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
49 unreachable
56 1 1
105 unreachable
106 unreachable
107 unreachable
108 0 1
109 0 1
110 1 1
111 1 1
112 1 1
134 1 1
138 1 1
143 1 1
147 1 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%