Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T98,T99,T100 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T98,T99,T100 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T3,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4467696 |
0 |
0 |
T1 |
36780 |
142 |
0 |
0 |
T2 |
15368 |
0 |
0 |
0 |
T3 |
1309920 |
1216 |
0 |
0 |
T4 |
2536144 |
44925 |
0 |
0 |
T5 |
1400144 |
512 |
0 |
0 |
T6 |
1050952 |
0 |
0 |
0 |
T7 |
0 |
24941 |
0 |
0 |
T8 |
0 |
24687 |
0 |
0 |
T11 |
32408 |
0 |
0 |
0 |
T15 |
35768 |
0 |
0 |
0 |
T16 |
7968 |
0 |
0 |
0 |
T17 |
364216 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
16644 |
48 |
0 |
0 |
T20 |
0 |
22280 |
0 |
0 |
T21 |
0 |
7878 |
0 |
0 |
T40 |
0 |
2332 |
0 |
0 |
T44 |
0 |
32 |
0 |
0 |
T46 |
6020 |
0 |
0 |
0 |
T48 |
0 |
1304 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
0 |
122 |
0 |
0 |
T51 |
0 |
97 |
0 |
0 |
T71 |
0 |
11577 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4467688 |
0 |
0 |
T1 |
36780 |
142 |
0 |
0 |
T2 |
15368 |
0 |
0 |
0 |
T3 |
1309920 |
1216 |
0 |
0 |
T4 |
2536144 |
44925 |
0 |
0 |
T5 |
1400144 |
512 |
0 |
0 |
T6 |
1050952 |
0 |
0 |
0 |
T7 |
0 |
24941 |
0 |
0 |
T8 |
0 |
24687 |
0 |
0 |
T11 |
32408 |
0 |
0 |
0 |
T15 |
35768 |
0 |
0 |
0 |
T16 |
7968 |
0 |
0 |
0 |
T17 |
364216 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
16644 |
48 |
0 |
0 |
T20 |
0 |
22280 |
0 |
0 |
T21 |
0 |
7878 |
0 |
0 |
T40 |
0 |
2332 |
0 |
0 |
T44 |
0 |
32 |
0 |
0 |
T46 |
6020 |
0 |
0 |
0 |
T48 |
0 |
1304 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
0 |
122 |
0 |
0 |
T51 |
0 |
97 |
0 |
0 |
T71 |
0 |
11577 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T98,T99,T100 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T98,T99,T100 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T3,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615993 |
0 |
0 |
T1 |
9195 |
39 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
147 |
0 |
0 |
T4 |
317018 |
5637 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3377 |
0 |
0 |
T8 |
0 |
3070 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T50 |
0 |
29 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615993 |
0 |
0 |
T1 |
9195 |
39 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
147 |
0 |
0 |
T4 |
317018 |
5637 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3377 |
0 |
0 |
T8 |
0 |
3070 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T50 |
0 |
29 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T99,T100,T101 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T99,T100,T101 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T3,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615875 |
0 |
0 |
T1 |
9195 |
34 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
146 |
0 |
0 |
T4 |
317018 |
5630 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3391 |
0 |
0 |
T8 |
0 |
3068 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T50 |
0 |
30 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615872 |
0 |
0 |
T1 |
9195 |
34 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
146 |
0 |
0 |
T4 |
317018 |
5630 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3391 |
0 |
0 |
T8 |
0 |
3068 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T50 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T101,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T101,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T3,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615747 |
0 |
0 |
T1 |
9195 |
33 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
146 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3380 |
0 |
0 |
T8 |
0 |
3080 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
15 |
0 |
0 |
T50 |
0 |
33 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615747 |
0 |
0 |
T1 |
9195 |
33 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
146 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3380 |
0 |
0 |
T8 |
0 |
3080 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
15 |
0 |
0 |
T50 |
0 |
33 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T101,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T101,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T3,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615379 |
0 |
0 |
T1 |
9195 |
36 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
141 |
0 |
0 |
T4 |
317018 |
5633 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3383 |
0 |
0 |
T8 |
0 |
3076 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
15 |
0 |
0 |
T50 |
0 |
30 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
615377 |
0 |
0 |
T1 |
9195 |
36 |
0 |
0 |
T2 |
3842 |
0 |
0 |
0 |
T3 |
163740 |
141 |
0 |
0 |
T4 |
317018 |
5633 |
0 |
0 |
T5 |
175018 |
128 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
3383 |
0 |
0 |
T8 |
0 |
3076 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T40 |
0 |
583 |
0 |
0 |
T48 |
0 |
326 |
0 |
0 |
T49 |
0 |
15 |
0 |
0 |
T50 |
0 |
30 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T103,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T53,T54 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T103,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T53,T54 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501418 |
0 |
0 |
T3 |
163740 |
161 |
0 |
0 |
T4 |
317018 |
5620 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2853 |
0 |
0 |
T8 |
0 |
3092 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5590 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
24 |
0 |
0 |
T71 |
0 |
2899 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501416 |
0 |
0 |
T3 |
163740 |
161 |
0 |
0 |
T4 |
317018 |
5620 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2853 |
0 |
0 |
T8 |
0 |
3092 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5590 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
24 |
0 |
0 |
T71 |
0 |
2899 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T103,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T84,T53 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T103,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T84,T53 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501119 |
0 |
0 |
T3 |
163740 |
160 |
0 |
0 |
T4 |
317018 |
5584 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2851 |
0 |
0 |
T8 |
0 |
3092 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5535 |
0 |
0 |
T21 |
0 |
2630 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
23 |
0 |
0 |
T71 |
0 |
2891 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501119 |
0 |
0 |
T3 |
163740 |
160 |
0 |
0 |
T4 |
317018 |
5584 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2851 |
0 |
0 |
T8 |
0 |
3092 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5535 |
0 |
0 |
T21 |
0 |
2630 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
23 |
0 |
0 |
T71 |
0 |
2891 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T103,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T53,T54 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T103,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T53,T54 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501309 |
0 |
0 |
T3 |
163740 |
160 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2851 |
0 |
0 |
T8 |
0 |
3106 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5615 |
0 |
0 |
T21 |
0 |
2625 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T71 |
0 |
2892 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
501309 |
0 |
0 |
T3 |
163740 |
160 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2851 |
0 |
0 |
T8 |
0 |
3106 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5615 |
0 |
0 |
T21 |
0 |
2625 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T71 |
0 |
2892 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T100,T104,T27 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T53,T54 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T100,T104,T27 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T53,T54 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
500856 |
0 |
0 |
T3 |
163740 |
155 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2855 |
0 |
0 |
T8 |
0 |
3103 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5540 |
0 |
0 |
T21 |
0 |
2623 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T71 |
0 |
2895 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
327083568 |
500855 |
0 |
0 |
T3 |
163740 |
155 |
0 |
0 |
T4 |
317018 |
5607 |
0 |
0 |
T5 |
175018 |
0 |
0 |
0 |
T6 |
131369 |
0 |
0 |
0 |
T7 |
0 |
2855 |
0 |
0 |
T8 |
0 |
3103 |
0 |
0 |
T11 |
4051 |
0 |
0 |
0 |
T15 |
4471 |
0 |
0 |
0 |
T16 |
996 |
0 |
0 |
0 |
T17 |
45527 |
0 |
0 |
0 |
T19 |
4161 |
12 |
0 |
0 |
T20 |
0 |
5540 |
0 |
0 |
T21 |
0 |
2623 |
0 |
0 |
T44 |
0 |
8 |
0 |
0 |
T46 |
1505 |
0 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T71 |
0 |
2895 |
0 |
0 |