dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 424718971 3982350 0 0
DepthKnown_A 424718971 423858116 0 0
RvalidKnown_A 424718971 423858116 0 0
WreadyKnown_A 424718971 423858116 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 3982350 0 0
T50 5127 325 0 0
T111 5355 118 0 0
T112 0 3 0 0
T114 0 237 0 0
T117 0 49 0 0
T119 1181 0 0 0
T120 1201 0 0 0
T121 9009 0 0 0
T122 1060 0 0 0
T123 0 336 0 0
T124 0 47 0 0
T125 0 10 0 0
T126 0 633 0 0
T127 0 218 0 0
T128 1317 0 0 0
T129 1327 0 0 0
T130 1235 0 0 0
T131 1198 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T16 1 1 0 0
T42 1 1 0 0
T43 1 1 0 0
T44 1 1 0 0
T45 1 1 0 0
T46 1 1 0 0
T47 1 1 0 0
T48 1 1 0 0
T49 1 1 0 0
T50 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 424718971 5076326 0 0
DepthKnown_A 424718971 423858116 0 0
RvalidKnown_A 424718971 423858116 0 0
WreadyKnown_A 424718971 423858116 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 5076326 0 0
T50 5127 269 0 0
T111 5355 117 0 0
T112 0 3 0 0
T114 0 217 0 0
T117 0 46 0 0
T119 1181 0 0 0
T120 1201 0 0 0
T121 9009 0 0 0
T122 1060 0 0 0
T123 0 268 0 0
T124 0 34 0 0
T125 0 8 0 0
T126 0 468 0 0
T127 0 196 0 0
T128 1317 0 0 0
T129 1327 0 0 0
T130 1235 0 0 0
T131 1198 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T16 1 1 0 0
T42 1 1 0 0
T43 1 1 0 0
T44 1 1 0 0
T45 1 1 0 0
T46 1 1 0 0
T47 1 1 0 0
T48 1 1 0 0
T49 1 1 0 0
T50 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 424718971 23290361 0 0
DepthKnown_A 424718971 423858116 0 0
RvalidKnown_A 424718971 423858116 0 0
WreadyKnown_A 424718971 423858116 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 23290361 0 0
T16 1179 57 0 0
T42 40931 8041 0 0
T43 9382 2096 0 0
T44 3573 2440 0 0
T45 1555 344 0 0
T46 1506 180 0 0
T47 1029 13 0 0
T48 1164 124 0 0
T49 1018 124 0 0
T50 5127 2149 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T16 1 1 0 0
T42 1 1 0 0
T43 1 1 0 0
T44 1 1 0 0
T45 1 1 0 0
T46 1 1 0 0
T47 1 1 0 0
T48 1 1 0 0
T49 1 1 0 0
T50 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 424718971 31700934 0 0
DepthKnown_A 424718971 423858116 0 0
RvalidKnown_A 424718971 423858116 0 0
WreadyKnown_A 424718971 423858116 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 31700934 0 0
T16 1179 57 0 0
T42 40931 18150 0 0
T43 9382 3466 0 0
T44 3573 1302 0 0
T45 1555 236 0 0
T46 1506 180 0 0
T47 1029 61 0 0
T48 1164 124 0 0
T49 1018 124 0 0
T50 5127 1302 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 424718971 423858116 0 0
T16 1179 1083 0 0
T42 40931 38629 0 0
T43 9382 9305 0 0
T44 3573 3497 0 0
T45 1555 1473 0 0
T46 1506 1447 0 0
T47 1029 949 0 0
T48 1164 1111 0 0
T49 1018 968 0 0
T50 5127 5064 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T16 1 1 0 0
T42 1 1 0 0
T43 1 1 0 0
T44 1 1 0 0
T45 1 1 0 0
T46 1 1 0 0
T47 1 1 0 0
T48 1 1 0 0
T49 1 1 0 0
T50 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%