dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 337084913 3856812 0 0
DepthKnown_A 337084913 336175672 0 0
RvalidKnown_A 337084913 336175672 0 0
WreadyKnown_A 337084913 336175672 0 0
gen_passthru_fifo.paramCheckPass 1191 1191 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 3856812 0 0
T2 288201 18841 0 0
T3 2645 67 0 0
T4 796650 10588 0 0
T5 54562 7168 0 0
T7 0 36701 0 0
T8 101328 14416 0 0
T9 0 15264 0 0
T13 3914 0 0 0
T14 3578 0 0 0
T22 1616 0 0 0
T23 426307 1037 0 0
T24 1728 55 0 0
T25 0 2312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1191 1191 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 337084913 3592788 0 0
DepthKnown_A 337084913 336175672 0 0
RvalidKnown_A 337084913 336175672 0 0
WreadyKnown_A 337084913 336175672 0 0
gen_passthru_fifo.paramCheckPass 1191 1191 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 3592788 0 0
T2 288201 8101 0 0
T3 2645 42 0 0
T4 796650 10588 0 0
T5 54562 7168 0 0
T7 0 10330 0 0
T8 101328 14416 0 0
T9 0 15264 0 0
T13 3914 0 0 0
T14 3578 0 0 0
T22 1616 0 0 0
T23 426307 1037 0 0
T24 1728 55 0 0
T25 0 2312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1191 1191 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 337084913 22374339 0 0
DepthKnown_A 337084913 336175672 0 0
RvalidKnown_A 337084913 336175672 0 0
WreadyKnown_A 337084913 336175672 0 0
gen_passthru_fifo.paramCheckPass 1191 1191 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 22374339 0 0
T1 4046 505 0 0
T2 288201 129368 0 0
T3 2645 690 0 0
T4 796650 378468 0 0
T5 54562 12174 0 0
T8 101328 9494 0 0
T13 3914 117 0 0
T22 1616 58 0 0
T23 426307 210476 0 0
T24 1728 351 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1191 1191 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 337084913 26467291 0 0
DepthKnown_A 337084913 336175672 0 0
RvalidKnown_A 337084913 336175672 0 0
WreadyKnown_A 337084913 336175672 0 0
gen_passthru_fifo.paramCheckPass 1191 1191 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 26467291 0 0
T1 4046 505 0 0
T2 288201 122827 0 0
T3 2645 690 0 0
T4 796650 378468 0 0
T5 54562 12174 0 0
T8 101328 9494 0 0
T13 3914 355 0 0
T22 1616 58 0 0
T23 426307 210476 0 0
T24 1728 351 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 337084913 336175672 0 0
T1 4046 3378 0 0
T2 288201 288132 0 0
T3 2645 2575 0 0
T4 796650 796568 0 0
T5 54562 54474 0 0
T8 101328 101204 0 0
T13 3914 3272 0 0
T22 1616 1560 0 0
T23 426307 426223 0 0
T24 1728 1539 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1191 1191 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T8 1 1 0 0
T13 1 1 0 0
T22 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%