Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T33,T45 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T7,T33,T45 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4200417 |
0 |
0 |
T4 |
18072 |
127 |
0 |
0 |
T5 |
1038376 |
25501 |
0 |
0 |
T6 |
3349032 |
0 |
0 |
0 |
T7 |
1113448 |
166 |
0 |
0 |
T8 |
0 |
23955 |
0 |
0 |
T12 |
30856 |
0 |
0 |
0 |
T13 |
10208 |
0 |
0 |
0 |
T18 |
7872 |
0 |
0 |
0 |
T19 |
0 |
25211 |
0 |
0 |
T23 |
0 |
44481 |
0 |
0 |
T24 |
0 |
512 |
0 |
0 |
T25 |
0 |
44924 |
0 |
0 |
T33 |
17584 |
43 |
0 |
0 |
T40 |
7208 |
0 |
0 |
0 |
T41 |
0 |
23492 |
0 |
0 |
T42 |
10024 |
0 |
0 |
0 |
T43 |
10448 |
0 |
0 |
0 |
T45 |
0 |
1176 |
0 |
0 |
T46 |
0 |
53 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
4200405 |
0 |
0 |
T4 |
18072 |
127 |
0 |
0 |
T5 |
1038376 |
25501 |
0 |
0 |
T6 |
3349032 |
0 |
0 |
0 |
T7 |
1113448 |
166 |
0 |
0 |
T8 |
0 |
23955 |
0 |
0 |
T12 |
30856 |
0 |
0 |
0 |
T13 |
10208 |
0 |
0 |
0 |
T18 |
7872 |
0 |
0 |
0 |
T19 |
0 |
25211 |
0 |
0 |
T23 |
0 |
44481 |
0 |
0 |
T24 |
0 |
512 |
0 |
0 |
T25 |
0 |
44924 |
0 |
0 |
T33 |
17584 |
43 |
0 |
0 |
T40 |
7208 |
0 |
0 |
0 |
T41 |
0 |
23492 |
0 |
0 |
T42 |
10024 |
0 |
0 |
0 |
T43 |
10448 |
0 |
0 |
0 |
T45 |
0 |
1176 |
0 |
0 |
T46 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T8 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T45,T58 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T7,T45,T58 |
0 |
0 |
0 |
1 |
- |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
1 |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580594 |
0 |
0 |
T5 |
129797 |
3395 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
19 |
0 |
0 |
T8 |
0 |
3389 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3143 |
0 |
0 |
T23 |
0 |
5397 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5721 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2782 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
209 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580592 |
0 |
0 |
T5 |
129797 |
3395 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
19 |
0 |
0 |
T8 |
0 |
3389 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3143 |
0 |
0 |
T23 |
0 |
5397 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5721 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2782 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
209 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T98 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T8 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T45,T58 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T98 |
0 |
0 |
1 |
- |
- |
Covered |
T7,T45,T58 |
0 |
0 |
0 |
1 |
- |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
1 |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580417 |
0 |
0 |
T5 |
129797 |
3398 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
18 |
0 |
0 |
T8 |
0 |
3371 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3144 |
0 |
0 |
T23 |
0 |
5396 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5712 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2785 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580413 |
0 |
0 |
T5 |
129797 |
3398 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
18 |
0 |
0 |
T8 |
0 |
3371 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3144 |
0 |
0 |
T23 |
0 |
5396 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5712 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2785 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T8 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T45,T58 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T7,T45,T58 |
0 |
0 |
0 |
1 |
- |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
1 |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580422 |
0 |
0 |
T5 |
129797 |
3400 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
20 |
0 |
0 |
T8 |
0 |
3376 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3143 |
0 |
0 |
T23 |
0 |
5404 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5717 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2786 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580422 |
0 |
0 |
T5 |
129797 |
3400 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
20 |
0 |
0 |
T8 |
0 |
3376 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3143 |
0 |
0 |
T23 |
0 |
5404 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5717 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2786 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T7,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T7,T8 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T45,T58 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T7,T8 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T7,T45,T58 |
0 |
0 |
0 |
1 |
- |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
1 |
Covered |
T5,T7,T8 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580070 |
0 |
0 |
T5 |
129797 |
3389 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
17 |
0 |
0 |
T8 |
0 |
3379 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3137 |
0 |
0 |
T23 |
0 |
5418 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5717 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2783 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
580069 |
0 |
0 |
T5 |
129797 |
3389 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
17 |
0 |
0 |
T8 |
0 |
3379 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3137 |
0 |
0 |
T23 |
0 |
5418 |
0 |
0 |
T24 |
0 |
128 |
0 |
0 |
T25 |
0 |
5717 |
0 |
0 |
T33 |
2198 |
0 |
0 |
0 |
T40 |
1802 |
0 |
0 |
0 |
T41 |
0 |
2783 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
208 |
0 |
0 |
T46 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T33,T46,T51 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T33,T46,T51 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
470000 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2978 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
23 |
0 |
0 |
T8 |
0 |
2613 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3155 |
0 |
0 |
T23 |
0 |
5720 |
0 |
0 |
T25 |
0 |
5520 |
0 |
0 |
T33 |
2198 |
12 |
0 |
0 |
T41 |
0 |
3100 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469997 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2978 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
23 |
0 |
0 |
T8 |
0 |
2613 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3155 |
0 |
0 |
T23 |
0 |
5720 |
0 |
0 |
T25 |
0 |
5520 |
0 |
0 |
T33 |
2198 |
12 |
0 |
0 |
T41 |
0 |
3100 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T46,T51,T52 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T46,T51,T52 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469783 |
0 |
0 |
T4 |
4518 |
31 |
0 |
0 |
T5 |
129797 |
2981 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
24 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3164 |
0 |
0 |
T23 |
0 |
5712 |
0 |
0 |
T25 |
0 |
5507 |
0 |
0 |
T33 |
2198 |
11 |
0 |
0 |
T41 |
0 |
3082 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469781 |
0 |
0 |
T4 |
4518 |
31 |
0 |
0 |
T5 |
129797 |
2981 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
24 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3164 |
0 |
0 |
T23 |
0 |
5712 |
0 |
0 |
T25 |
0 |
5507 |
0 |
0 |
T33 |
2198 |
11 |
0 |
0 |
T41 |
0 |
3082 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T46,T51,T52 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T46,T51,T52 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469708 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2982 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
23 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3160 |
0 |
0 |
T23 |
0 |
5717 |
0 |
0 |
T25 |
0 |
5512 |
0 |
0 |
T33 |
2198 |
10 |
0 |
0 |
T41 |
0 |
3087 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469708 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2982 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
23 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3160 |
0 |
0 |
T23 |
0 |
5717 |
0 |
0 |
T25 |
0 |
5512 |
0 |
0 |
T33 |
2198 |
10 |
0 |
0 |
T41 |
0 |
3087 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T51,T97,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T33,T46,T51 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T51,T97,T84 |
0 |
0 |
1 |
- |
- |
Covered |
T33,T46,T51 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469423 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2978 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
22 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3165 |
0 |
0 |
T23 |
0 |
5717 |
0 |
0 |
T25 |
0 |
5518 |
0 |
0 |
T33 |
2198 |
10 |
0 |
0 |
T41 |
0 |
3087 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
85 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
310196761 |
469423 |
0 |
0 |
T4 |
4518 |
32 |
0 |
0 |
T5 |
129797 |
2978 |
0 |
0 |
T6 |
418629 |
0 |
0 |
0 |
T7 |
139181 |
22 |
0 |
0 |
T8 |
0 |
2609 |
0 |
0 |
T12 |
3857 |
0 |
0 |
0 |
T13 |
1276 |
0 |
0 |
0 |
T18 |
984 |
0 |
0 |
0 |
T19 |
0 |
3165 |
0 |
0 |
T23 |
0 |
5717 |
0 |
0 |
T25 |
0 |
5518 |
0 |
0 |
T33 |
2198 |
10 |
0 |
0 |
T41 |
0 |
3087 |
0 |
0 |
T42 |
1253 |
0 |
0 |
0 |
T43 |
1306 |
0 |
0 |
0 |
T45 |
0 |
85 |
0 |
0 |