dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 311579146 3058125 0 0
DepthKnown_A 311579146 310809098 0 0
RvalidKnown_A 311579146 310809098 0 0
WreadyKnown_A 311579146 310809098 0 0
gen_passthru_fifo.paramCheckPass 944 944 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 3058125 0 0
T4 4518 270 0 0
T5 129797 18112 0 0
T6 418629 0 0 0
T7 139181 120 0 0
T8 0 13728 0 0
T12 3857 0 0 0
T13 1276 0 0 0
T14 0 4 0 0
T18 984 0 0 0
T19 0 15808 0 0
T21 0 5120 0 0
T24 0 5120 0 0
T33 2198 64 0 0
T41 0 12640 0 0
T42 1253 0 0 0
T43 1306 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 944 944 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 311579146 3766814 0 0
DepthKnown_A 311579146 310809098 0 0
RvalidKnown_A 311579146 310809098 0 0
WreadyKnown_A 311579146 310809098 0 0
gen_passthru_fifo.paramCheckPass 944 944 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 3766814 0 0
T4 4518 270 0 0
T5 129797 18112 0 0
T6 418629 0 0 0
T7 139181 56 0 0
T8 0 13728 0 0
T12 3857 0 0 0
T13 1276 0 0 0
T14 0 4 0 0
T18 984 0 0 0
T19 0 15808 0 0
T21 0 5120 0 0
T24 0 5120 0 0
T33 2198 64 0 0
T41 0 12640 0 0
T42 1253 0 0 0
T43 1306 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 944 944 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 311579146 19672346 0 0
DepthKnown_A 311579146 310809098 0 0
RvalidKnown_A 311579146 310809098 0 0
WreadyKnown_A 311579146 310809098 0 0
gen_passthru_fifo.paramCheckPass 944 944 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 19672346 0 0
T1 1406 123 0 0
T2 422923 18085 0 0
T3 1565 106 0 0
T4 4518 1236 0 0
T5 129797 11991 0 0
T6 418629 11170 0 0
T7 139181 68376 0 0
T12 3857 505 0 0
T13 1276 106 0 0
T18 984 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 944 944 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 311579146 25849065 0 0
DepthKnown_A 311579146 310809098 0 0
RvalidKnown_A 311579146 310809098 0 0
WreadyKnown_A 311579146 310809098 0 0
gen_passthru_fifo.paramCheckPass 944 944 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 25849065 0 0
T1 1406 123 0 0
T2 422923 18085 0 0
T3 1565 106 0 0
T4 4518 1236 0 0
T5 129797 11991 0 0
T6 418629 11170 0 0
T7 139181 68376 0 0
T12 3857 505 0 0
T13 1276 106 0 0
T18 984 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 311579146 310809098 0 0
T1 1406 1326 0 0
T2 422923 422914 0 0
T3 1565 1278 0 0
T4 4518 4362 0 0
T5 129797 129647 0 0
T6 418629 418623 0 0
T7 139181 139112 0 0
T12 3857 3159 0 0
T13 1276 1052 0 0
T18 984 902 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 944 944 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T12 1 1 0 0
T13 1 1 0 0
T18 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%