Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T74,T75 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T74,T75 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T2,T4 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5467346 | 
0 | 
0 | 
| T1 | 
988416 | 
1484 | 
0 | 
0 | 
| T2 | 
31256 | 
58 | 
0 | 
0 | 
| T3 | 
311264 | 
19475 | 
0 | 
0 | 
| T4 | 
570200 | 
83 | 
0 | 
0 | 
| T5 | 
789256 | 
17766 | 
0 | 
0 | 
| T6 | 
1308968 | 
768 | 
0 | 
0 | 
| T10 | 
26192 | 
0 | 
0 | 
0 | 
| T11 | 
7072 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
34 | 
0 | 
0 | 
| T15 | 
25392 | 
25 | 
0 | 
0 | 
| T16 | 
12872 | 
25 | 
0 | 
0 | 
| T20 | 
746376 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
102 | 
0 | 
0 | 
| T37 | 
8364 | 
7 | 
0 | 
0 | 
| T38 | 
0 | 
44524 | 
0 | 
0 | 
| T41 | 
0 | 
10803 | 
0 | 
0 | 
| T43 | 
0 | 
51 | 
0 | 
0 | 
| T47 | 
0 | 
230 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5467328 | 
0 | 
0 | 
| T1 | 
988416 | 
1484 | 
0 | 
0 | 
| T2 | 
31256 | 
58 | 
0 | 
0 | 
| T3 | 
311264 | 
19475 | 
0 | 
0 | 
| T4 | 
570200 | 
83 | 
0 | 
0 | 
| T5 | 
789256 | 
17766 | 
0 | 
0 | 
| T6 | 
1308968 | 
768 | 
0 | 
0 | 
| T10 | 
26192 | 
0 | 
0 | 
0 | 
| T11 | 
7072 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
34 | 
0 | 
0 | 
| T15 | 
25392 | 
25 | 
0 | 
0 | 
| T16 | 
12872 | 
25 | 
0 | 
0 | 
| T20 | 
746376 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
100 | 
0 | 
0 | 
| T37 | 
8364 | 
7 | 
0 | 
0 | 
| T38 | 
0 | 
44524 | 
0 | 
0 | 
| T41 | 
0 | 
10803 | 
0 | 
0 | 
| T43 | 
0 | 
51 | 
0 | 
0 | 
| T47 | 
0 | 
230 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T76,T23 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T76,T23 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T2,T4 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
724176 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
18 | 
0 | 
0 | 
| T3 | 
38908 | 
2105 | 
0 | 
0 | 
| T4 | 
71275 | 
14 | 
0 | 
0 | 
| T5 | 
98657 | 
2103 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
4 | 
0 | 
0 | 
| T16 | 
1609 | 
7 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5838 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
724173 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
18 | 
0 | 
0 | 
| T3 | 
38908 | 
2105 | 
0 | 
0 | 
| T4 | 
71275 | 
14 | 
0 | 
0 | 
| T5 | 
98657 | 
2103 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
4 | 
0 | 
0 | 
| T16 | 
1609 | 
7 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5838 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T76,T23 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T76,T23 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T2,T4 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723933 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
18 | 
0 | 
0 | 
| T3 | 
38908 | 
2113 | 
0 | 
0 | 
| T4 | 
71275 | 
14 | 
0 | 
0 | 
| T5 | 
98657 | 
2115 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5821 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723933 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
18 | 
0 | 
0 | 
| T3 | 
38908 | 
2113 | 
0 | 
0 | 
| T4 | 
71275 | 
14 | 
0 | 
0 | 
| T5 | 
98657 | 
2115 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5821 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T76,T23 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T76,T23 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T2,T4 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723770 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
11 | 
0 | 
0 | 
| T3 | 
38908 | 
2112 | 
0 | 
0 | 
| T4 | 
71275 | 
12 | 
0 | 
0 | 
| T5 | 
98657 | 
2113 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5822 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723768 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
11 | 
0 | 
0 | 
| T3 | 
38908 | 
2112 | 
0 | 
0 | 
| T4 | 
71275 | 
12 | 
0 | 
0 | 
| T5 | 
98657 | 
2113 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
2 | 
0 | 
0 | 
| T38 | 
0 | 
5822 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T76,T23 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T4 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T76,T23 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T1,T2,T4 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723542 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
11 | 
0 | 
0 | 
| T3 | 
38908 | 
2116 | 
0 | 
0 | 
| T4 | 
71275 | 
12 | 
0 | 
0 | 
| T5 | 
98657 | 
2107 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
1 | 
0 | 
0 | 
| T38 | 
0 | 
5826 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
723538 | 
0 | 
0 | 
| T1 | 
247104 | 
371 | 
0 | 
0 | 
| T2 | 
7814 | 
11 | 
0 | 
0 | 
| T3 | 
38908 | 
2116 | 
0 | 
0 | 
| T4 | 
71275 | 
12 | 
0 | 
0 | 
| T5 | 
98657 | 
2107 | 
0 | 
0 | 
| T6 | 
163621 | 
192 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
6 | 
0 | 
0 | 
| T37 | 
0 | 
1 | 
0 | 
0 | 
| T38 | 
0 | 
5826 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T74,T75 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T12,T43,T47 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T74,T75 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T12,T43,T47 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
643110 | 
0 | 
0 | 
| T3 | 
38908 | 
2759 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2334 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
27 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5306 | 
0 | 
0 | 
| T41 | 
0 | 
2701 | 
0 | 
0 | 
| T43 | 
0 | 
14 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
643107 | 
0 | 
0 | 
| T3 | 
38908 | 
2759 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2334 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
27 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5306 | 
0 | 
0 | 
| T41 | 
0 | 
2701 | 
0 | 
0 | 
| T43 | 
0 | 
14 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T74,T75 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T12,T47,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T74,T75 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T12,T47,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
643230 | 
0 | 
0 | 
| T3 | 
38908 | 
2761 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2330 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
27 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5302 | 
0 | 
0 | 
| T41 | 
0 | 
2697 | 
0 | 
0 | 
| T43 | 
0 | 
13 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
643227 | 
0 | 
0 | 
| T3 | 
38908 | 
2761 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2330 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
9 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
26 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5302 | 
0 | 
0 | 
| T41 | 
0 | 
2697 | 
0 | 
0 | 
| T43 | 
0 | 
13 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T75,T76 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T12,T47,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T75,T76 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T12,T47,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
642937 | 
0 | 
0 | 
| T3 | 
38908 | 
2757 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2331 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
25 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5308 | 
0 | 
0 | 
| T41 | 
0 | 
2704 | 
0 | 
0 | 
| T43 | 
0 | 
12 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
642935 | 
0 | 
0 | 
| T3 | 
38908 | 
2757 | 
0 | 
0 | 
| T4 | 
71275 | 
8 | 
0 | 
0 | 
| T5 | 
98657 | 
2331 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
24 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5308 | 
0 | 
0 | 
| T41 | 
0 | 
2704 | 
0 | 
0 | 
| T43 | 
0 | 
12 | 
0 | 
0 | 
| T47 | 
0 | 
58 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T12,T75,T76 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T12,T47,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T12,T75,T76 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T12,T47,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
642648 | 
0 | 
0 | 
| T3 | 
38908 | 
2752 | 
0 | 
0 | 
| T4 | 
71275 | 
7 | 
0 | 
0 | 
| T5 | 
98657 | 
2333 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
23 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5301 | 
0 | 
0 | 
| T41 | 
0 | 
2701 | 
0 | 
0 | 
| T43 | 
0 | 
12 | 
0 | 
0 | 
| T47 | 
0 | 
56 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
402439998 | 
642647 | 
0 | 
0 | 
| T3 | 
38908 | 
2752 | 
0 | 
0 | 
| T4 | 
71275 | 
7 | 
0 | 
0 | 
| T5 | 
98657 | 
2333 | 
0 | 
0 | 
| T6 | 
163621 | 
0 | 
0 | 
0 | 
| T10 | 
3274 | 
0 | 
0 | 
0 | 
| T11 | 
884 | 
0 | 
0 | 
0 | 
| T12 | 
0 | 
8 | 
0 | 
0 | 
| T15 | 
3174 | 
3 | 
0 | 
0 | 
| T16 | 
1609 | 
0 | 
0 | 
0 | 
| T20 | 
186594 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
23 | 
0 | 
0 | 
| T37 | 
2091 | 
0 | 
0 | 
0 | 
| T38 | 
0 | 
5301 | 
0 | 
0 | 
| T41 | 
0 | 
2701 | 
0 | 
0 | 
| T43 | 
0 | 
12 | 
0 | 
0 | 
| T47 | 
0 | 
56 | 
0 | 
0 |