Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T101,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T6,T101,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5581896 |
0 |
0 |
T1 |
1095608 |
2412 |
0 |
0 |
T2 |
713336 |
512 |
0 |
0 |
T3 |
3083640 |
0 |
0 |
0 |
T4 |
4936 |
0 |
0 |
0 |
T5 |
13000 |
0 |
0 |
0 |
T6 |
5616 |
7 |
0 |
0 |
T7 |
6533992 |
23387 |
0 |
0 |
T8 |
0 |
25778 |
0 |
0 |
T9 |
0 |
19301 |
0 |
0 |
T16 |
20616 |
0 |
0 |
0 |
T17 |
772392 |
1190 |
0 |
0 |
T18 |
219944 |
600 |
0 |
0 |
T19 |
0 |
27098 |
0 |
0 |
T20 |
0 |
31 |
0 |
0 |
T27 |
0 |
173 |
0 |
0 |
T34 |
0 |
13796 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5581884 |
0 |
0 |
T1 |
1095608 |
2412 |
0 |
0 |
T2 |
713336 |
512 |
0 |
0 |
T3 |
3083640 |
0 |
0 |
0 |
T4 |
4936 |
0 |
0 |
0 |
T5 |
13000 |
0 |
0 |
0 |
T6 |
5616 |
7 |
0 |
0 |
T7 |
6533992 |
23387 |
0 |
0 |
T8 |
0 |
25778 |
0 |
0 |
T9 |
0 |
19301 |
0 |
0 |
T16 |
20616 |
0 |
0 |
0 |
T17 |
772392 |
1190 |
0 |
0 |
T18 |
219944 |
600 |
0 |
0 |
T19 |
0 |
27098 |
0 |
0 |
T20 |
0 |
31 |
0 |
0 |
T27 |
0 |
173 |
0 |
0 |
T34 |
0 |
13796 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T101,T102,T21 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T101,T102,T21 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
724126 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3100 |
0 |
0 |
T8 |
0 |
3482 |
0 |
0 |
T9 |
0 |
2565 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
169 |
0 |
0 |
T18 |
27493 |
102 |
0 |
0 |
T19 |
0 |
3739 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T34 |
0 |
3456 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
724123 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3100 |
0 |
0 |
T8 |
0 |
3482 |
0 |
0 |
T9 |
0 |
2565 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
169 |
0 |
0 |
T18 |
27493 |
102 |
0 |
0 |
T19 |
0 |
3739 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T34 |
0 |
3456 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T102,T21,T28 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T102,T21,T28 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723805 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3095 |
0 |
0 |
T8 |
0 |
3484 |
0 |
0 |
T9 |
0 |
2551 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
168 |
0 |
0 |
T18 |
27493 |
102 |
0 |
0 |
T19 |
0 |
3740 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T34 |
0 |
3440 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723804 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3095 |
0 |
0 |
T8 |
0 |
3484 |
0 |
0 |
T9 |
0 |
2551 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
168 |
0 |
0 |
T18 |
27493 |
102 |
0 |
0 |
T19 |
0 |
3740 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T34 |
0 |
3440 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T103,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T103,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723793 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3112 |
0 |
0 |
T8 |
0 |
3489 |
0 |
0 |
T9 |
0 |
2593 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
168 |
0 |
0 |
T18 |
27493 |
103 |
0 |
0 |
T19 |
0 |
3741 |
0 |
0 |
T27 |
0 |
24 |
0 |
0 |
T34 |
0 |
3445 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723790 |
0 |
0 |
T1 |
136951 |
392 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3112 |
0 |
0 |
T8 |
0 |
3489 |
0 |
0 |
T9 |
0 |
2593 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
168 |
0 |
0 |
T18 |
27493 |
103 |
0 |
0 |
T19 |
0 |
3741 |
0 |
0 |
T27 |
0 |
24 |
0 |
0 |
T34 |
0 |
3445 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T103,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T103,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723491 |
0 |
0 |
T1 |
136951 |
391 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3092 |
0 |
0 |
T8 |
0 |
3483 |
0 |
0 |
T9 |
0 |
2554 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
151 |
0 |
0 |
T18 |
27493 |
103 |
0 |
0 |
T19 |
0 |
3748 |
0 |
0 |
T27 |
0 |
23 |
0 |
0 |
T34 |
0 |
3455 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
723491 |
0 |
0 |
T1 |
136951 |
391 |
0 |
0 |
T2 |
89167 |
128 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
0 |
0 |
0 |
T7 |
816749 |
3092 |
0 |
0 |
T8 |
0 |
3483 |
0 |
0 |
T9 |
0 |
2554 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
151 |
0 |
0 |
T18 |
27493 |
103 |
0 |
0 |
T19 |
0 |
3748 |
0 |
0 |
T27 |
0 |
23 |
0 |
0 |
T34 |
0 |
3455 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T21,T105 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T20 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T6,T21,T105 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T17,T20 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671824 |
0 |
0 |
T1 |
136951 |
212 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2736 |
0 |
0 |
T8 |
0 |
2960 |
0 |
0 |
T9 |
0 |
2247 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
138 |
0 |
0 |
T18 |
27493 |
48 |
0 |
0 |
T19 |
0 |
3028 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671823 |
0 |
0 |
T1 |
136951 |
212 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2736 |
0 |
0 |
T8 |
0 |
2960 |
0 |
0 |
T9 |
0 |
2247 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
138 |
0 |
0 |
T18 |
27493 |
48 |
0 |
0 |
T19 |
0 |
3028 |
0 |
0 |
T20 |
0 |
9 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T21,T105 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T106 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T6,T21,T105 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T17,T106 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671945 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2758 |
0 |
0 |
T8 |
0 |
2959 |
0 |
0 |
T9 |
0 |
2273 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
137 |
0 |
0 |
T18 |
27493 |
48 |
0 |
0 |
T19 |
0 |
3037 |
0 |
0 |
T20 |
0 |
8 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671944 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2758 |
0 |
0 |
T8 |
0 |
2959 |
0 |
0 |
T9 |
0 |
2273 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
137 |
0 |
0 |
T18 |
27493 |
48 |
0 |
0 |
T19 |
0 |
3037 |
0 |
0 |
T20 |
0 |
8 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T21,T105 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T106 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T6,T21,T105 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T17,T106 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671588 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2745 |
0 |
0 |
T8 |
0 |
2960 |
0 |
0 |
T9 |
0 |
2274 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
137 |
0 |
0 |
T18 |
27493 |
47 |
0 |
0 |
T19 |
0 |
3033 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671587 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
2 |
0 |
0 |
T7 |
816749 |
2745 |
0 |
0 |
T8 |
0 |
2960 |
0 |
0 |
T9 |
0 |
2274 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
137 |
0 |
0 |
T18 |
27493 |
47 |
0 |
0 |
T19 |
0 |
3033 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T21,T105 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T20 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T6,T21,T105 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T17,T20 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671324 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
1 |
0 |
0 |
T7 |
816749 |
2749 |
0 |
0 |
T8 |
0 |
2961 |
0 |
0 |
T9 |
0 |
2244 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
122 |
0 |
0 |
T18 |
27493 |
47 |
0 |
0 |
T19 |
0 |
3032 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
416163908 |
671322 |
0 |
0 |
T1 |
136951 |
211 |
0 |
0 |
T2 |
89167 |
0 |
0 |
0 |
T3 |
385455 |
0 |
0 |
0 |
T4 |
617 |
0 |
0 |
0 |
T5 |
1625 |
0 |
0 |
0 |
T6 |
702 |
1 |
0 |
0 |
T7 |
816749 |
2749 |
0 |
0 |
T8 |
0 |
2961 |
0 |
0 |
T9 |
0 |
2244 |
0 |
0 |
T16 |
2577 |
0 |
0 |
0 |
T17 |
96549 |
122 |
0 |
0 |
T18 |
27493 |
47 |
0 |
0 |
T19 |
0 |
3032 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
17 |
0 |
0 |