Line Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Module : 
flash_phy_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T16 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T16 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T5,T16 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T16,T19,T58 | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T5,T16 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T16,T19,T58 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T5,T16 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T5,T16 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
782069890 | 
6269508 | 
0 | 
0 | 
| T1 | 
1164 | 
12 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
247906 | 
34049 | 
0 | 
0 | 
| T6 | 
193600 | 
2372 | 
0 | 
0 | 
| T7 | 
243276 | 
33602 | 
0 | 
0 | 
| T8 | 
230998 | 
37496 | 
0 | 
0 | 
| T16 | 
9498 | 
24 | 
0 | 
0 | 
| T17 | 
1706 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
3313 | 
0 | 
0 | 
| T19 | 
119360 | 
35040 | 
0 | 
0 | 
| T39 | 
0 | 
42 | 
0 | 
0 | 
| T56 | 
117038 | 
34108 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
782069890 | 
780454454 | 
0 | 
0 | 
| T1 | 
2328 | 
2190 | 
0 | 
0 | 
| T2 | 
3754 | 
3628 | 
0 | 
0 | 
| T3 | 
768066 | 
768036 | 
0 | 
0 | 
| T4 | 
160384 | 
160254 | 
0 | 
0 | 
| T5 | 
247906 | 
247578 | 
0 | 
0 | 
| T6 | 
193600 | 
193412 | 
0 | 
0 | 
| T7 | 
243276 | 
243028 | 
0 | 
0 | 
| T8 | 
230998 | 
230706 | 
0 | 
0 | 
| T16 | 
9498 | 
8994 | 
0 | 
0 | 
| T17 | 
1706 | 
1606 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
782069890 | 
6269526 | 
0 | 
0 | 
| T1 | 
1164 | 
12 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
247906 | 
34049 | 
0 | 
0 | 
| T6 | 
193600 | 
2372 | 
0 | 
0 | 
| T7 | 
243276 | 
33602 | 
0 | 
0 | 
| T8 | 
230998 | 
37496 | 
0 | 
0 | 
| T16 | 
9498 | 
24 | 
0 | 
0 | 
| T17 | 
1706 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
3313 | 
0 | 
0 | 
| T19 | 
119360 | 
35040 | 
0 | 
0 | 
| T39 | 
0 | 
42 | 
0 | 
0 | 
| T56 | 
117038 | 
34108 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
782069893 | 
16226442 | 
0 | 
0 | 
| T1 | 
1164 | 
44 | 
0 | 
0 | 
| T2 | 
1877 | 
32 | 
0 | 
0 | 
| T3 | 
768066 | 
263744 | 
0 | 
0 | 
| T4 | 
160384 | 
32 | 
0 | 
0 | 
| T5 | 
247906 | 
34113 | 
0 | 
0 | 
| T6 | 
193600 | 
2404 | 
0 | 
0 | 
| T7 | 
243276 | 
33666 | 
0 | 
0 | 
| T8 | 
230998 | 
37541 | 
0 | 
0 | 
| T16 | 
9498 | 
120 | 
0 | 
0 | 
| T17 | 
1706 | 
32 | 
0 | 
0 | 
| T19 | 
0 | 
14634 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
117038 | 
15886 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T16 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T5,T16 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T5,T16 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T16,T19,T32 | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T5,T16 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T16,T19,T32 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T5,T16 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T5,T16 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
3192065 | 
0 | 
0 | 
| T1 | 
1164 | 
12 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
19884 | 
0 | 
0 | 
| T6 | 
96800 | 
1040 | 
0 | 
0 | 
| T7 | 
121638 | 
17157 | 
0 | 
0 | 
| T8 | 
115499 | 
22509 | 
0 | 
0 | 
| T16 | 
4749 | 
21 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
2159 | 
0 | 
0 | 
| T19 | 
0 | 
20406 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
0 | 
18222 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
390227227 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
3192073 | 
0 | 
0 | 
| T1 | 
1164 | 
12 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
19884 | 
0 | 
0 | 
| T6 | 
96800 | 
1040 | 
0 | 
0 | 
| T7 | 
121638 | 
17157 | 
0 | 
0 | 
| T8 | 
115499 | 
22509 | 
0 | 
0 | 
| T16 | 
4749 | 
21 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
2159 | 
0 | 
0 | 
| T19 | 
0 | 
20406 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
0 | 
18222 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034946 | 
8586264 | 
0 | 
0 | 
| T1 | 
1164 | 
44 | 
0 | 
0 | 
| T2 | 
1877 | 
32 | 
0 | 
0 | 
| T3 | 
384033 | 
132672 | 
0 | 
0 | 
| T4 | 
80192 | 
32 | 
0 | 
0 | 
| T5 | 
123953 | 
19948 | 
0 | 
0 | 
| T6 | 
96800 | 
1072 | 
0 | 
0 | 
| T7 | 
121638 | 
17221 | 
0 | 
0 | 
| T8 | 
115499 | 
22554 | 
0 | 
0 | 
| T16 | 
4749 | 
117 | 
0 | 
0 | 
| T17 | 
853 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T3,T132,T133 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T16,T6 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T5,T16,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T5,T16,T6 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T5,T16,T6 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T58,T32,T48 | 
| 1 | 1 | Covered | T5,T16,T6 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T5,T16,T6 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T58,T32,T48 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T5,T16,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T16,T6 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T5,T16,T6 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T16,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T5,T16,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T5,T16,T6 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T5,T16,T6 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
3077443 | 
0 | 
0 | 
| T5 | 
123953 | 
14165 | 
0 | 
0 | 
| T6 | 
96800 | 
1332 | 
0 | 
0 | 
| T7 | 
121638 | 
16445 | 
0 | 
0 | 
| T8 | 
115499 | 
14987 | 
0 | 
0 | 
| T16 | 
4749 | 
3 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
1154 | 
0 | 
0 | 
| T19 | 
119360 | 
14634 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
117038 | 
15886 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
390227227 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
3077453 | 
0 | 
0 | 
| T5 | 
123953 | 
14165 | 
0 | 
0 | 
| T6 | 
96800 | 
1332 | 
0 | 
0 | 
| T7 | 
121638 | 
16445 | 
0 | 
0 | 
| T8 | 
115499 | 
14987 | 
0 | 
0 | 
| T16 | 
4749 | 
3 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
1154 | 
0 | 
0 | 
| T19 | 
119360 | 
14634 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
117038 | 
15886 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034947 | 
7640178 | 
0 | 
0 | 
| T3 | 
384033 | 
131072 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
14165 | 
0 | 
0 | 
| T6 | 
96800 | 
1332 | 
0 | 
0 | 
| T7 | 
121638 | 
16445 | 
0 | 
0 | 
| T8 | 
115499 | 
14987 | 
0 | 
0 | 
| T16 | 
4749 | 
3 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
14634 | 
0 | 
0 | 
| T39 | 
0 | 
21 | 
0 | 
0 | 
| T56 | 
117038 | 
15886 | 
0 | 
0 | 
| T58 | 
0 | 
24 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 |