Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T83,T84 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T39,T18 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T83,T84 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T39,T18 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5179705 | 
0 | 
0 | 
| T1 | 
4656 | 
7 | 
0 | 
0 | 
| T2 | 
7508 | 
0 | 
0 | 
0 | 
| T3 | 
1536132 | 
0 | 
0 | 
0 | 
| T4 | 
320768 | 
0 | 
0 | 
0 | 
| T5 | 
991624 | 
26028 | 
0 | 
0 | 
| T6 | 
774400 | 
1186 | 
0 | 
0 | 
| T7 | 
973104 | 
25761 | 
0 | 
0 | 
| T8 | 
923992 | 
27731 | 
0 | 
0 | 
| T16 | 
37992 | 
13 | 
0 | 
0 | 
| T17 | 
6824 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
1668 | 
0 | 
0 | 
| T19 | 
477440 | 
26709 | 
0 | 
0 | 
| T32 | 
0 | 
11197 | 
0 | 
0 | 
| T39 | 
0 | 
42 | 
0 | 
0 | 
| T56 | 
468152 | 
25918 | 
0 | 
0 | 
| T57 | 
129432 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
13 | 
0 | 
0 | 
| T59 | 
5988 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5179690 | 
0 | 
0 | 
| T1 | 
4656 | 
7 | 
0 | 
0 | 
| T2 | 
7508 | 
0 | 
0 | 
0 | 
| T3 | 
1536132 | 
0 | 
0 | 
0 | 
| T4 | 
320768 | 
0 | 
0 | 
0 | 
| T5 | 
991624 | 
26028 | 
0 | 
0 | 
| T6 | 
774400 | 
1186 | 
0 | 
0 | 
| T7 | 
973104 | 
25761 | 
0 | 
0 | 
| T8 | 
923992 | 
27731 | 
0 | 
0 | 
| T16 | 
37992 | 
13 | 
0 | 
0 | 
| T17 | 
6824 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
1668 | 
0 | 
0 | 
| T19 | 
477440 | 
26709 | 
0 | 
0 | 
| T32 | 
0 | 
11197 | 
0 | 
0 | 
| T39 | 
0 | 
42 | 
0 | 
0 | 
| T56 | 
468152 | 
25918 | 
0 | 
0 | 
| T57 | 
129432 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
13 | 
0 | 
0 | 
| T59 | 
5988 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T18,T40 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T18,T40 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655954 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3696 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3326 | 
0 | 
0 | 
| T8 | 
115499 | 
3993 | 
0 | 
0 | 
| T16 | 
4749 | 
4 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
272 | 
0 | 
0 | 
| T19 | 
0 | 
3732 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T56 | 
0 | 
3403 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655953 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3696 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3326 | 
0 | 
0 | 
| T8 | 
115499 | 
3993 | 
0 | 
0 | 
| T16 | 
4749 | 
4 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
272 | 
0 | 
0 | 
| T19 | 
0 | 
3732 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T56 | 
0 | 
3403 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T18,T40 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T18,T40 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655627 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3681 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3319 | 
0 | 
0 | 
| T8 | 
115499 | 
3993 | 
0 | 
0 | 
| T16 | 
4749 | 
3 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3712 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3395 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655626 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3681 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3319 | 
0 | 
0 | 
| T8 | 
115499 | 
3993 | 
0 | 
0 | 
| T16 | 
4749 | 
3 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3712 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3395 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T18,T40 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T18,T40 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655669 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3688 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3311 | 
0 | 
0 | 
| T8 | 
115499 | 
3990 | 
0 | 
0 | 
| T16 | 
4749 | 
2 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3728 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3412 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655666 | 
0 | 
0 | 
| T1 | 
1164 | 
2 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3688 | 
0 | 
0 | 
| T6 | 
96800 | 
133 | 
0 | 
0 | 
| T7 | 
121638 | 
3311 | 
0 | 
0 | 
| T8 | 
115499 | 
3990 | 
0 | 
0 | 
| T16 | 
4749 | 
2 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3728 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3412 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T5,T16 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T5,T16 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T18,T40 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T5,T16 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T18,T40 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T5,T16 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655257 | 
0 | 
0 | 
| T1 | 
1164 | 
1 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3674 | 
0 | 
0 | 
| T6 | 
96800 | 
121 | 
0 | 
0 | 
| T7 | 
121638 | 
3323 | 
0 | 
0 | 
| T8 | 
115499 | 
3988 | 
0 | 
0 | 
| T16 | 
4749 | 
2 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3732 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3401 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
655256 | 
0 | 
0 | 
| T1 | 
1164 | 
1 | 
0 | 
0 | 
| T2 | 
1877 | 
0 | 
0 | 
0 | 
| T3 | 
384033 | 
0 | 
0 | 
0 | 
| T4 | 
80192 | 
0 | 
0 | 
0 | 
| T5 | 
123953 | 
3674 | 
0 | 
0 | 
| T6 | 
96800 | 
121 | 
0 | 
0 | 
| T7 | 
121638 | 
3323 | 
0 | 
0 | 
| T8 | 
115499 | 
3988 | 
0 | 
0 | 
| T16 | 
4749 | 
2 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
271 | 
0 | 
0 | 
| T19 | 
0 | 
3732 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
0 | 
3401 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T5,T16,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T84,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T16,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T21,T87 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T84,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T21,T87 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T5,T16,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T5,T16,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639502 | 
0 | 
0 | 
| T5 | 
123953 | 
2825 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3128 | 
0 | 
0 | 
| T8 | 
115499 | 
2935 | 
0 | 
0 | 
| T16 | 
4749 | 
1 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2952 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3073 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
4 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639499 | 
0 | 
0 | 
| T5 | 
123953 | 
2825 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3128 | 
0 | 
0 | 
| T8 | 
115499 | 
2935 | 
0 | 
0 | 
| T16 | 
4749 | 
1 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2952 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3073 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
4 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T5,T16,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T84,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T16,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T39,T87 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T84,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T39,T87 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T5,T16,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T5,T16,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639374 | 
0 | 
0 | 
| T5 | 
123953 | 
2825 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3124 | 
0 | 
0 | 
| T8 | 
115499 | 
2944 | 
0 | 
0 | 
| T16 | 
4749 | 
1 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2950 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T56 | 
117038 | 
3083 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639373 | 
0 | 
0 | 
| T5 | 
123953 | 
2825 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3124 | 
0 | 
0 | 
| T8 | 
115499 | 
2944 | 
0 | 
0 | 
| T16 | 
4749 | 
1 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2950 | 
0 | 
0 | 
| T39 | 
0 | 
6 | 
0 | 
0 | 
| T56 | 
117038 | 
3083 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T5,T6,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T84,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T6,T8 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T87,T88 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T6,T8 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T6,T8 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T84,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T87,T88 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T5,T6,T8 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T5,T6,T8 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639325 | 
0 | 
0 | 
| T5 | 
123953 | 
2815 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3107 | 
0 | 
0 | 
| T8 | 
115499 | 
2941 | 
0 | 
0 | 
| T16 | 
4749 | 
0 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2954 | 
0 | 
0 | 
| T32 | 
0 | 
5602 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3071 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
639323 | 
0 | 
0 | 
| T5 | 
123953 | 
2815 | 
0 | 
0 | 
| T6 | 
96800 | 
169 | 
0 | 
0 | 
| T7 | 
121638 | 
3107 | 
0 | 
0 | 
| T8 | 
115499 | 
2941 | 
0 | 
0 | 
| T16 | 
4749 | 
0 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
146 | 
0 | 
0 | 
| T19 | 
119360 | 
2954 | 
0 | 
0 | 
| T32 | 
0 | 
5602 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3071 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T5,T6,T8 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T84,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T5,T6,T8 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T87,T88 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T6,T8 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T6,T8 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T84,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T87,T88 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T5,T6,T8 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T5,T6,T8 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
638997 | 
0 | 
0 | 
| T5 | 
123953 | 
2824 | 
0 | 
0 | 
| T6 | 
96800 | 
159 | 
0 | 
0 | 
| T7 | 
121638 | 
3123 | 
0 | 
0 | 
| T8 | 
115499 | 
2947 | 
0 | 
0 | 
| T16 | 
4749 | 
0 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
145 | 
0 | 
0 | 
| T19 | 
119360 | 
2949 | 
0 | 
0 | 
| T32 | 
0 | 
5595 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3080 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034945 | 
638994 | 
0 | 
0 | 
| T5 | 
123953 | 
2824 | 
0 | 
0 | 
| T6 | 
96800 | 
159 | 
0 | 
0 | 
| T7 | 
121638 | 
3123 | 
0 | 
0 | 
| T8 | 
115499 | 
2947 | 
0 | 
0 | 
| T16 | 
4749 | 
0 | 
0 | 
0 | 
| T17 | 
853 | 
0 | 
0 | 
0 | 
| T18 | 
0 | 
145 | 
0 | 
0 | 
| T19 | 
119360 | 
2949 | 
0 | 
0 | 
| T32 | 
0 | 
5595 | 
0 | 
0 | 
| T39 | 
0 | 
5 | 
0 | 
0 | 
| T56 | 
117038 | 
3080 | 
0 | 
0 | 
| T57 | 
32358 | 
0 | 
0 | 
0 | 
| T58 | 
0 | 
3 | 
0 | 
0 | 
| T59 | 
1497 | 
0 | 
0 | 
0 |