Line Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
2147483647 | 
2147483647 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
13968 | 
13140 | 
0 | 
0 | 
| T2 | 
22524 | 
21768 | 
0 | 
0 | 
| T3 | 
4608396 | 
4608216 | 
0 | 
0 | 
| T4 | 
962304 | 
961524 | 
0 | 
0 | 
| T5 | 
1487436 | 
1485468 | 
0 | 
0 | 
| T6 | 
1161600 | 
1160472 | 
0 | 
0 | 
| T7 | 
1459656 | 
1458168 | 
0 | 
0 | 
| T8 | 
1385988 | 
1384236 | 
0 | 
0 | 
| T16 | 
56988 | 
53964 | 
0 | 
0 | 
| T17 | 
10236 | 
9636 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
391034973 | 
390227255 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
391034973 | 
390227255 | 
0 | 
0 | 
| T1 | 
1164 | 
1095 | 
0 | 
0 | 
| T2 | 
1877 | 
1814 | 
0 | 
0 | 
| T3 | 
384033 | 
384018 | 
0 | 
0 | 
| T4 | 
80192 | 
80127 | 
0 | 
0 | 
| T5 | 
123953 | 
123789 | 
0 | 
0 | 
| T6 | 
96800 | 
96706 | 
0 | 
0 | 
| T7 | 
121638 | 
121514 | 
0 | 
0 | 
| T8 | 
115499 | 
115353 | 
0 | 
0 | 
| T16 | 
4749 | 
4497 | 
0 | 
0 | 
| T17 | 
853 | 
803 | 
0 | 
0 |