Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T90,T91,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T32 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T90,T91,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T32 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5753785 |
0 |
0 |
T1 |
27848 |
74 |
0 |
0 |
T2 |
3080208 |
0 |
0 |
0 |
T3 |
175288 |
102 |
0 |
0 |
T4 |
3511384 |
0 |
0 |
0 |
T5 |
2606600 |
2020 |
0 |
0 |
T6 |
979368 |
26309 |
0 |
0 |
T7 |
70592 |
154 |
0 |
0 |
T11 |
27464 |
0 |
0 |
0 |
T16 |
12856 |
0 |
0 |
0 |
T17 |
16976 |
0 |
0 |
0 |
T18 |
0 |
46656 |
0 |
0 |
T19 |
0 |
314 |
0 |
0 |
T21 |
0 |
1334 |
0 |
0 |
T24 |
0 |
2032 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T32 |
0 |
512 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T43 |
0 |
22914 |
0 |
0 |
T53 |
0 |
9951 |
0 |
0 |
T78 |
0 |
14 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5753778 |
0 |
0 |
T1 |
27848 |
74 |
0 |
0 |
T2 |
3080208 |
0 |
0 |
0 |
T3 |
175288 |
102 |
0 |
0 |
T4 |
3511384 |
0 |
0 |
0 |
T5 |
2606600 |
2020 |
0 |
0 |
T6 |
979368 |
26309 |
0 |
0 |
T7 |
70592 |
154 |
0 |
0 |
T11 |
27464 |
0 |
0 |
0 |
T16 |
12856 |
0 |
0 |
0 |
T17 |
16976 |
0 |
0 |
0 |
T18 |
0 |
46656 |
0 |
0 |
T19 |
0 |
314 |
0 |
0 |
T21 |
0 |
1334 |
0 |
0 |
T24 |
0 |
2032 |
0 |
0 |
T27 |
0 |
52 |
0 |
0 |
T32 |
0 |
512 |
0 |
0 |
T33 |
0 |
512 |
0 |
0 |
T43 |
0 |
22914 |
0 |
0 |
T53 |
0 |
9951 |
0 |
0 |
T78 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T90,T91,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T32 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T90,T91,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T32 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791778 |
0 |
0 |
T1 |
3481 |
8 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
25 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3578 |
0 |
0 |
T7 |
8824 |
16 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5904 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791777 |
0 |
0 |
T1 |
3481 |
8 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
25 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3578 |
0 |
0 |
T7 |
8824 |
16 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5904 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T90,T91,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T32 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T90,T91,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T32 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791608 |
0 |
0 |
T1 |
3481 |
8 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
15 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3580 |
0 |
0 |
T7 |
8824 |
14 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5905 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791606 |
0 |
0 |
T1 |
3481 |
8 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
15 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3580 |
0 |
0 |
T7 |
8824 |
14 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5905 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
13 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T32 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T32 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791401 |
0 |
0 |
T1 |
3481 |
9 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
15 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3573 |
0 |
0 |
T7 |
8824 |
14 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5904 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
14 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791400 |
0 |
0 |
T1 |
3481 |
9 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
15 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3573 |
0 |
0 |
T7 |
8824 |
14 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5904 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
14 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T32 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T32 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791212 |
0 |
0 |
T1 |
3481 |
9 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
13 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3583 |
0 |
0 |
T7 |
8824 |
13 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5912 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
791212 |
0 |
0 |
T1 |
3481 |
9 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
13 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
505 |
0 |
0 |
T6 |
122421 |
3583 |
0 |
0 |
T7 |
8824 |
13 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5912 |
0 |
0 |
T24 |
0 |
508 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
T32 |
0 |
128 |
0 |
0 |
T33 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T22,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T22,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647106 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
11 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
3003 |
0 |
0 |
T7 |
8824 |
26 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5755 |
0 |
0 |
T19 |
0 |
79 |
0 |
0 |
T21 |
0 |
334 |
0 |
0 |
T43 |
0 |
5734 |
0 |
0 |
T53 |
0 |
2478 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647105 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
11 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
3003 |
0 |
0 |
T7 |
8824 |
26 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5755 |
0 |
0 |
T19 |
0 |
79 |
0 |
0 |
T21 |
0 |
334 |
0 |
0 |
T43 |
0 |
5734 |
0 |
0 |
T53 |
0 |
2478 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T22,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T22,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647228 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
8 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2997 |
0 |
0 |
T7 |
8824 |
26 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5761 |
0 |
0 |
T19 |
0 |
79 |
0 |
0 |
T21 |
0 |
334 |
0 |
0 |
T43 |
0 |
5737 |
0 |
0 |
T53 |
0 |
2485 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647226 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
8 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2997 |
0 |
0 |
T7 |
8824 |
26 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5761 |
0 |
0 |
T19 |
0 |
79 |
0 |
0 |
T21 |
0 |
334 |
0 |
0 |
T43 |
0 |
5737 |
0 |
0 |
T53 |
0 |
2485 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T22,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T22,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647022 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
8 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2998 |
0 |
0 |
T7 |
8824 |
23 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5754 |
0 |
0 |
T19 |
0 |
78 |
0 |
0 |
T21 |
0 |
333 |
0 |
0 |
T43 |
0 |
5724 |
0 |
0 |
T53 |
0 |
2494 |
0 |
0 |
T78 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
647022 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
8 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2998 |
0 |
0 |
T7 |
8824 |
23 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5754 |
0 |
0 |
T19 |
0 |
78 |
0 |
0 |
T21 |
0 |
333 |
0 |
0 |
T43 |
0 |
5724 |
0 |
0 |
T53 |
0 |
2494 |
0 |
0 |
T78 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T22,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T22,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
646430 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
7 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2997 |
0 |
0 |
T7 |
8824 |
22 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5761 |
0 |
0 |
T19 |
0 |
78 |
0 |
0 |
T21 |
0 |
333 |
0 |
0 |
T43 |
0 |
5719 |
0 |
0 |
T53 |
0 |
2494 |
0 |
0 |
T78 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
407591476 |
646430 |
0 |
0 |
T1 |
3481 |
10 |
0 |
0 |
T2 |
385026 |
0 |
0 |
0 |
T3 |
21911 |
7 |
0 |
0 |
T4 |
438923 |
0 |
0 |
0 |
T5 |
325825 |
0 |
0 |
0 |
T6 |
122421 |
2997 |
0 |
0 |
T7 |
8824 |
22 |
0 |
0 |
T11 |
3433 |
0 |
0 |
0 |
T16 |
1607 |
0 |
0 |
0 |
T17 |
2122 |
0 |
0 |
0 |
T18 |
0 |
5761 |
0 |
0 |
T19 |
0 |
78 |
0 |
0 |
T21 |
0 |
333 |
0 |
0 |
T43 |
0 |
5719 |
0 |
0 |
T53 |
0 |
2494 |
0 |
0 |
T78 |
0 |
3 |
0 |
0 |