dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 36252346 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 36252346 0 0
T1 3481 1061 0 0
T2 385026 1378 0 0
T3 21911 5013 0 0
T4 438923 26217 0 0
T5 325825 33033 0 0
T6 122421 28711 0 0
T7 8824 848 0 0
T11 3433 110 0 0
T16 1607 14 0 0
T17 2122 463 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 39787623 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 39787623 0 0
T1 3481 1061 0 0
T2 385026 1378 0 0
T3 21911 3928 0 0
T4 438923 26217 0 0
T5 325825 102875 0 0
T6 122421 28711 0 0
T7 8824 846 0 0
T11 3433 515 0 0
T16 1607 84 0 0
T17 2122 462 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 2276604 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 2276604 0 0
T1 3481 48 0 0
T2 385026 0 0 0
T3 21911 1168 0 0
T4 438923 17408 0 0
T5 325825 2048 0 0
T6 122421 0 0 0
T7 8824 40 0 0
T11 3433 0 0 0
T16 1607 0 0 0
T17 2122 143 0 0
T24 0 2184 0 0
T27 0 4 0 0
T32 0 16832 0 0
T42 0 215 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 2580365 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 2580365 0 0
T1 3481 48 0 0
T2 385026 0 0 0
T3 21911 165 0 0
T4 438923 17408 0 0
T5 325825 6407 0 0
T6 122421 0 0 0
T7 8824 39 0 0
T11 3433 0 0 0
T16 1607 0 0 0
T17 2122 143 0 0
T24 0 2184 0 0
T27 0 4 0 0
T32 0 4096 0 0
T42 0 26 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%