dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 4255081 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 4255081 0 0
T1 3481 48 0 0
T2 385026 0 0 0
T3 21911 203 0 0
T4 438923 0 0 0
T5 325825 4192 0 0
T6 122421 19072 0 0
T7 8824 45 0 0
T11 3433 0 0 0
T16 1607 0 0 0
T17 2122 0 0 0
T18 0 19471 0 0
T24 0 4224 0 0
T27 0 76 0 0
T32 0 8192 0 0
T33 0 6656 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 3908185 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 3908185 0 0
T1 3481 48 0 0
T2 385026 0 0 0
T3 21911 121 0 0
T4 438923 0 0 0
T5 325825 12839 0 0
T6 122421 19072 0 0
T7 8824 45 0 0
T11 3433 0 0 0
T16 1607 0 0 0
T17 2122 0 0 0
T18 0 9979 0 0
T24 0 4224 0 0
T27 0 76 0 0
T32 0 8192 0 0
T33 0 6656 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 29654084 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 29654084 0 0
T1 3481 965 0 0
T2 385026 1378 0 0
T3 21911 3642 0 0
T4 438923 8809 0 0
T5 325825 26793 0 0
T6 122421 9639 0 0
T7 8824 762 0 0
T11 3433 110 0 0
T16 1607 14 0 0
T17 2122 320 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 410878863 33299073 0 0
DepthKnown_A 410878863 409963442 0 0
RvalidKnown_A 410878863 409963442 0 0
WreadyKnown_A 410878863 409963442 0 0
gen_passthru_fifo.paramCheckPass 1273 1273 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 33299073 0 0
T1 3481 965 0 0
T2 385026 1378 0 0
T3 21911 3642 0 0
T4 438923 8809 0 0
T5 325825 83629 0 0
T6 122421 9639 0 0
T7 8824 762 0 0
T11 3433 515 0 0
T16 1607 84 0 0
T17 2122 319 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 410878863 409963442 0 0
T1 3481 3422 0 0
T2 385026 385013 0 0
T3 21911 20863 0 0
T4 438923 438917 0 0
T5 325825 312726 0 0
T6 122421 122288 0 0
T7 8824 6111 0 0
T11 3433 2670 0 0
T16 1607 1543 0 0
T17 2122 1964 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1273 1273 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%