Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T88,T89 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T21,T25 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T88,T89 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T21,T25 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5746332 | 
0 | 
0 | 
| T1 | 
662200 | 
23779 | 
0 | 
0 | 
| T2 | 
10024 | 
0 | 
0 | 
0 | 
| T3 | 
10224 | 
0 | 
0 | 
0 | 
| T4 | 
6154600 | 
22512 | 
0 | 
0 | 
| T5 | 
5265904 | 
3144 | 
0 | 
0 | 
| T6 | 
61368 | 
136 | 
0 | 
0 | 
| T7 | 
80912 | 
44 | 
0 | 
0 | 
| T8 | 
0 | 
515 | 
0 | 
0 | 
| T12 | 
3203328 | 
0 | 
0 | 
0 | 
| T19 | 
12160 | 
0 | 
0 | 
0 | 
| T20 | 
17312 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
2420 | 
0 | 
0 | 
| T22 | 
0 | 
21 | 
0 | 
0 | 
| T24 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
25 | 
0 | 
0 | 
| T33 | 
0 | 
23064 | 
0 | 
0 | 
| T40 | 
0 | 
9164 | 
0 | 
0 | 
| T47 | 
0 | 
361 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5746326 | 
0 | 
0 | 
| T1 | 
662200 | 
23779 | 
0 | 
0 | 
| T2 | 
10024 | 
0 | 
0 | 
0 | 
| T3 | 
10224 | 
0 | 
0 | 
0 | 
| T4 | 
6154600 | 
22512 | 
0 | 
0 | 
| T5 | 
5265904 | 
3144 | 
0 | 
0 | 
| T6 | 
61368 | 
136 | 
0 | 
0 | 
| T7 | 
80912 | 
44 | 
0 | 
0 | 
| T8 | 
0 | 
515 | 
0 | 
0 | 
| T12 | 
3203328 | 
0 | 
0 | 
0 | 
| T19 | 
12160 | 
0 | 
0 | 
0 | 
| T20 | 
17312 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
2420 | 
0 | 
0 | 
| T22 | 
0 | 
21 | 
0 | 
0 | 
| T24 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
25 | 
0 | 
0 | 
| T33 | 
0 | 
23064 | 
0 | 
0 | 
| T40 | 
0 | 
9164 | 
0 | 
0 | 
| T47 | 
0 | 
361 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T88,T89 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T21,T25,T90 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T88,T89 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T21,T25,T90 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
725048 | 
0 | 
0 | 
| T1 | 
82775 | 
2782 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2866 | 
0 | 
0 | 
| T5 | 
658238 | 
456 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
8 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
10 | 
0 | 
0 | 
| T25 | 
0 | 
7 | 
0 | 
0 | 
| T33 | 
0 | 
2858 | 
0 | 
0 | 
| T47 | 
0 | 
41 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
725048 | 
0 | 
0 | 
| T1 | 
82775 | 
2782 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2866 | 
0 | 
0 | 
| T5 | 
658238 | 
456 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
8 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
10 | 
0 | 
0 | 
| T25 | 
0 | 
7 | 
0 | 
0 | 
| T33 | 
0 | 
2858 | 
0 | 
0 | 
| T47 | 
0 | 
41 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T89,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T21,T90,T92 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T89,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T21,T90,T92 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
725006 | 
0 | 
0 | 
| T1 | 
82775 | 
2783 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2854 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
8 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2857 | 
0 | 
0 | 
| T47 | 
0 | 
41 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
725006 | 
0 | 
0 | 
| T1 | 
82775 | 
2783 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2854 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
8 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2857 | 
0 | 
0 | 
| T47 | 
0 | 
41 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T89,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T21,T90,T92 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T89,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T21,T90,T92 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
724875 | 
0 | 
0 | 
| T1 | 
82775 | 
2781 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2863 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
9 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2845 | 
0 | 
0 | 
| T47 | 
0 | 
40 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
724875 | 
0 | 
0 | 
| T1 | 
82775 | 
2781 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2863 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
53 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
9 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2845 | 
0 | 
0 | 
| T47 | 
0 | 
40 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T42,T89,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T21,T90,T92 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T42,T89,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T21,T90,T92 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
724487 | 
0 | 
0 | 
| T1 | 
82775 | 
2782 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2863 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
52 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
9 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2852 | 
0 | 
0 | 
| T47 | 
0 | 
40 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
724486 | 
0 | 
0 | 
| T1 | 
82775 | 
2782 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2863 | 
0 | 
0 | 
| T5 | 
658238 | 
455 | 
0 | 
0 | 
| T6 | 
7671 | 
0 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
52 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
605 | 
0 | 
0 | 
| T24 | 
0 | 
9 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2852 | 
0 | 
0 | 
| T47 | 
0 | 
40 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T93,T94,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T26,T95 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T93,T94,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T26,T95 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711947 | 
0 | 
0 | 
| T1 | 
82775 | 
3167 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2764 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
35 | 
0 | 
0 | 
| T7 | 
10114 | 
6 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2914 | 
0 | 
0 | 
| T40 | 
0 | 
2293 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711946 | 
0 | 
0 | 
| T1 | 
82775 | 
3167 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2764 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
35 | 
0 | 
0 | 
| T7 | 
10114 | 
6 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
6 | 
0 | 
0 | 
| T33 | 
0 | 
2914 | 
0 | 
0 | 
| T40 | 
0 | 
2293 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T93,T94,T91 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T95,T59 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T93,T94,T91 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T95,T59 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711884 | 
0 | 
0 | 
| T1 | 
82775 | 
3166 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2769 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
33 | 
0 | 
0 | 
| T7 | 
10114 | 
6 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2918 | 
0 | 
0 | 
| T40 | 
0 | 
2286 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711883 | 
0 | 
0 | 
| T1 | 
82775 | 
3166 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2769 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
33 | 
0 | 
0 | 
| T7 | 
10114 | 
6 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2918 | 
0 | 
0 | 
| T40 | 
0 | 
2286 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T93,T91,T96 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T95,T59 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T93,T91,T96 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T95,T59 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711820 | 
0 | 
0 | 
| T1 | 
82775 | 
3162 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2766 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
34 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2906 | 
0 | 
0 | 
| T40 | 
0 | 
2295 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711817 | 
0 | 
0 | 
| T1 | 
82775 | 
3162 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2766 | 
0 | 
0 | 
| T5 | 
658238 | 
331 | 
0 | 
0 | 
| T6 | 
7671 | 
34 | 
0 | 
0 | 
| T7 | 
10114 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2906 | 
0 | 
0 | 
| T40 | 
0 | 
2295 | 
0 | 
0 | 
| T47 | 
0 | 
50 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T93,T91,T96 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T95,T59 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T93,T91,T96 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T95,T59 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711265 | 
0 | 
0 | 
| T1 | 
82775 | 
3156 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2767 | 
0 | 
0 | 
| T5 | 
658238 | 
330 | 
0 | 
0 | 
| T6 | 
7671 | 
34 | 
0 | 
0 | 
| T7 | 
10114 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2914 | 
0 | 
0 | 
| T40 | 
0 | 
2290 | 
0 | 
0 | 
| T47 | 
0 | 
49 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412379618 | 
711265 | 
0 | 
0 | 
| T1 | 
82775 | 
3156 | 
0 | 
0 | 
| T2 | 
1253 | 
0 | 
0 | 
0 | 
| T3 | 
1278 | 
0 | 
0 | 
0 | 
| T4 | 
769325 | 
2767 | 
0 | 
0 | 
| T5 | 
658238 | 
330 | 
0 | 
0 | 
| T6 | 
7671 | 
34 | 
0 | 
0 | 
| T7 | 
10114 | 
4 | 
0 | 
0 | 
| T8 | 
0 | 
76 | 
0 | 
0 | 
| T12 | 
400416 | 
0 | 
0 | 
0 | 
| T19 | 
1520 | 
0 | 
0 | 
0 | 
| T20 | 
2164 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T33 | 
0 | 
2914 | 
0 | 
0 | 
| T40 | 
0 | 
2290 | 
0 | 
0 | 
| T47 | 
0 | 
49 | 
0 | 
0 |